summaryrefslogtreecommitdiff
path: root/src/soc/amd/stoneyridge/reset.c
blob: 73f944d3aa12f78f9a787cdb269a65e77ca32a4f (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
/*
 * This file is part of the coreboot project.
 *
 * Copyright (C) 2010 Advanced Micro Devices, Inc.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

// Use simple device model for this file even in ramstage
#define __SIMPLE_DEVICE__

#include <arch/io.h>
#include <reset.h>
#include <soc/southbridge.h>

#define HT_INIT_CONTROL			0x6c
 #define HTIC_BIOSR_Detect		(1 << 5)


static void set_bios_reset(void)
{
	u32 htic;
	htic = pci_io_read_config32(PCI_DEV(0, 0x18, 0), HT_INIT_CONTROL);
	htic &= ~HTIC_BIOSR_Detect;
	pci_io_write_config32(PCI_DEV(0, 0x18, 0), HT_INIT_CONTROL, htic);
}

void do_hard_reset(void)
{
	set_bios_reset();
	/* Try rebooting through port 0xcf9 */
	/*
	 * Actually it is not a real hard_reset
	 *  --- it only reset coherent link table,
	 *  but not reset link freq and width
	 */
	outb((0 << 3) | (0 << 2) | (1 << 1), SYS_RESET);
	outb((0 << 3) | (1 << 2) | (1 << 1), SYS_RESET);
}