summaryrefslogtreecommitdiff
path: root/src/soc/intel/broadwell/acpi/device_nvs.asl
blob: db2a2b97fce51122bf1b83e3601094b5d4270667 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
/*
 * This file is part of the coreboot project.
 *
 * Copyright (C) 2014 Google Inc.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

/* Device Enabled in ACPI Mode */

S0EN,	8,	// DMA Enable
S1EN,	8,	// I2C0 Enable
S2EN,	8,	// I2C1 Enable
S3EN,	8,	// SPI0 Enable
S4EN,	8,	// SPI1 Enable
S5EN,	8,	// UART0 Enable
S6EN,	8,	// UART1 Enable
S7EN,	8,	// SDIO Enable
S8EN,	8,	// ADSP Enable

/* BAR 0 */

S0B0,	32,	// DMA BAR0
S1B0,	32,	// I2C0 BAR0
S2B0,	32,	// I2C1 BAR0
S3B0,	32,	// SPI0 BAR0
S4B0,	32,	// SPI1 BAR0
S5B0,	32,	// UART0 BAR0
S6B0,	32,	// UART1 BAR0
S7B0,	32,	// SDIO BAR0
S8B0,	32,	// ADSP BAR0

/* BAR 1 */

S0B1,	32,	// DMA BAR1
S1B1,	32,	// I2C0 BAR1
S2B1,	32,	// I2C1 BAR1
S3B1,	32,	// SPI0 BAR1
S4B1,	32,	// SPI1 BAR1
S5B1,	32,	// UART0 BAR1
S6B1,	32,	// UART1 BAR1
S7B1,	32,	// SDIO BAR1
S8B1,	32,	// ADSP BAR1