summaryrefslogtreecommitdiff
path: root/src/soc/nvidia/tegra132/32bit_reset.S
blob: ce92dc50de7a1be898b772e08e38d62da760fd95 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
/*
 * This file is part of the coreboot project.
 *
 * Copyright 2014 Google Inc.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
 */

/*
 * This code is compiled for both arm64 and arm4, however the code is only
 * executed by the armv8 cores coming out of reset.
 */

#if !defined(__PRE_RAM__)
#define INST .inst
#else
#define INST .word
#endif

/*
 * The Denver cores come up in aarch32 mode. In order to transition to
 * 64-bit mode a write to the RMR (reest mangement register) with the
 * AA64 bit (0) set while setting RR (reset request bit 1).
 */
.align 6
.global reset_entry_32bit
reset_entry_32bit:
	INST	0xe3a00003	/* mov r0, #3 */
	INST	0xee0c0f50	/* mcr 15, 0, r0, cr12, cr0, {2} */
	INST	0xeafffffe	/* b . */