summaryrefslogtreecommitdiff
path: root/src/soc/nvidia/tegra132/mmu_operations.c
blob: 15147809b5800ca6690627f22920bded6207bb42 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
/*
 * This file is part of the coreboot project.
 *
 * Copyright 2014 Google Inc.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
 */

#include <stdlib.h>
#include <stdint.h>
#include <memrange.h>

#include <cbmem.h>
#include <console/console.h>

#include <arch/mmu.h>
#include "mmu_operations.h"
#include <soc/addressmap.h>

/* This structure keeps track of all the mmap memory ranges for t132 */
static struct memranges t132_mmap_ranges;

static void print_memranges(struct memranges *mmap_ranges)
{
	struct range_entry *mmap_entry;

	printk(BIOS_DEBUG,"printing mmap entries\n");

	memranges_each_entry(mmap_entry, mmap_ranges) {
		printk(BIOS_DEBUG,"0x%p 0x%p 0x%lx\n",
		       (void*)mmap_entry->begin,(void*)mmap_entry->end,mmap_entry->tag);
	}

}

static void tegra132_memrange_init(void)
{
	uint64_t start,end;

	memranges_init_empty(&t132_mmap_ranges);

	memory_in_range_below_4gb(&start,&end);

	/* Device memory below DRAM */
	memranges_insert(&t132_mmap_ranges, 0, start * MiB, MA_DEV | MA_NS |
			 MA_RW);

	/* DRAM */
	memranges_insert(&t132_mmap_ranges, start * MiB, (end-start) * MiB,
			 MA_MEM | MA_NS | MA_RW);

	memory_in_range_above_4gb(&start,&end);

	memranges_insert(&t132_mmap_ranges, start * MiB, (end-start) * MiB,
			 MA_MEM | MA_NS | MA_RW);

	/* SRAM */
	memranges_insert(&t132_mmap_ranges, TEGRA_SRAM_BASE, TEGRA_SRAM_SIZE,
			 MA_MEM | MA_NS | MA_RW);

	print_memranges(&t132_mmap_ranges);
}

void tegra132_mmu_init(void)
{
	uint64_t *ttb_buffer = (uint64_t*)CONFIG_TTB_BUFFER;
	uint64_t ttb_size = (uint64_t)CONFIG_TTB_SIZE;
	tegra132_memrange_init();
	mmu_init(&t132_mmap_ranges,ttb_buffer,ttb_size);
	mmu_enable((uint64_t)ttb_buffer);
}