summaryrefslogtreecommitdiff
path: root/src/southbridge/amd/amd8111/amd8111.c
blob: 8dde5f13c64ebac5228cd0ba1b1cbf62ceaa0d83 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
#include <console/console.h>
#include <device/device.h>
#include <device/pci.h>
#include <device/pci_ids.h>
#include <device/chip.h>
#include "amd8111.h"

void amd8111_enable(device_t dev)
{
	device_t lpc_dev;
	device_t bus_dev;
	unsigned index;
	uint16_t reg_old, reg;

	/* See if we are on the behind the amd8111 pci bridge */
	bus_dev = dev->bus->dev;
	if ((bus_dev->vendor == PCI_VENDOR_ID_AMD) && 
		(bus_dev->device == PCI_DEVICE_ID_AMD_8111_PCI)) {
		unsigned devfn;
		devfn = bus_dev->path.u.pci.devfn + (1 << 3);
		lpc_dev = dev_find_slot(bus_dev->bus->secondary, devfn);
		index = ((dev->path.u.pci.devfn & ~7) >> 3) + 8;
	} else {
		unsigned devfn;
		devfn = (dev->path.u.pci.devfn) & ~7;
		lpc_dev = dev_find_slot(dev->bus->secondary, devfn);
		index = dev->path.u.pci.devfn & 7;
	}
	if ((!lpc_dev) || (index >= 16) ||
		(lpc_dev->vendor != PCI_VENDOR_ID_AMD) ||
		(lpc_dev->device != PCI_DEVICE_ID_AMD_8111_ISA)) {
		return;
	}

	reg = reg_old = pci_read_config16(lpc_dev, 0x48);
	reg &= ~(1 << index);
	if (dev->enable) {
		reg |= (1 << index);
	}
	if (reg != reg_old) {
#if 1
		printk_warning("amd8111_enable dev: %s", dev_path(dev));
		printk_warning(" lpc_dev: %s index: %d reg: %04x -> %04x ", 
			dev_path(lpc_dev), index, reg_old, reg);
#endif
		pci_write_config16(lpc_dev, 0x48, reg);
#if 1
		printk_warning("done\n");
#endif
	}
}

struct chip_control southbridge_amd_amd8111_control = {
	.name       = "AMD 8111",
	.enable_dev = amd8111_enable,
};