summaryrefslogtreecommitdiff
path: root/src/southbridge/intel/i82801er/i82801er.c
blob: 19b0666cdbffec2a09c634e48008d4f4b830bafe (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
#include <console/console.h>
#include <device/device.h>
#include <device/pci.h>
#include <device/pci_ids.h>
#include "i82801er.h"

void i82801er_enable(device_t dev)
{
	device_t lpc_dev;
	unsigned index = 0;
	uint16_t reg_old, reg;

	/* See if we are behind the i82801er pci bridge */
	lpc_dev = dev_find_slot(dev->bus->secondary, PCI_DEVFN(0x1f, 0));
	if((dev->path.pci.devfn &0xf8)== 0xf8) {
		index = dev->path.pci.devfn & 7;
	}
	else if((dev->path.pci.devfn &0xf8)== 0xe8) {
		index = (dev->path.pci.devfn & 7) +8;
	}
	if ((!lpc_dev) || (index >= 16) || ((1<<index)&0x3091)) {
		return;
	}
	if ((lpc_dev->vendor != PCI_VENDOR_ID_INTEL) ||
		(lpc_dev->device != PCI_DEVICE_ID_INTEL_82801ER_LPC)) {
		uint32_t id;
		id = pci_read_config32(lpc_dev, PCI_VENDOR_ID);
		if (id != (PCI_VENDOR_ID_INTEL | 
				(PCI_DEVICE_ID_INTEL_82801ER_LPC << 16))) {
			return;
		}
	}

	reg = reg_old = pci_read_config16(lpc_dev, 0xf2);
	reg &= ~(1 << index);
	if (!dev->enabled) {
		reg |= (1 << index);
	}
	if (reg != reg_old) {
		pci_write_config16(lpc_dev, 0xf2, reg);
	}
	
}

struct chip_operations southbridge_intel_i82801er_ops = {
	CHIP_NAME("Intel 82801ER Southbridge")
	.enable_dev = i82801er_enable,
};