summaryrefslogtreecommitdiff
path: root/src/superio/fintek/f71805f/f71805f_early_serial.c
blob: 68b253d2f09904d59071a50e7f91640728e7a9ab (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
/*
 * This file is part of the LinuxBIOS project.
 *
 * Copyright (C) 2007 Corey Osgood <corey@slightlyhackish.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
 */

/* Pre-RAM driver for the Fintek F71805F/FG Super I/O chip. */

#include <arch/romcc_io.h>
#include "f71805f.h"

static inline void pnp_enter_conf_state(device_t dev)
{
	unsigned int port = dev >> 8;
	outb(0x87, port);
}

static void pnp_exit_conf_state(device_t dev)
{
	unsigned int port = dev >> 8;
	outb(0xaa, port);
}

static void f71805f_enable_serial(device_t dev, unsigned int iobase)
{
	pnp_enter_conf_state(dev);
	pnp_set_logical_device(dev);
	pnp_set_enable(dev, 0);
	pnp_set_iobase(dev, PNP_IDX_IO0, iobase);
	pnp_set_enable(dev, 1);
	pnp_exit_conf_state(dev);
}