summaryrefslogtreecommitdiff
path: root/src/superio/fintek/f71869ad/early_serial.c
blob: 85184007acf6c5070c771dfb827a5aabb83bada4 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
/*
 * This file is part of the coreboot project.
 *
 * Copyright (C) 2014 Edward O'Callaghan <eocallaghan@alterapraxis.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
 */

/*
 * Pre-RAM driver for the Fintek F71869AD Super I/O chip.
 *
 * Derived from p.34 in vendor data-sheet:
 *
 * - default index port : 0x4E
 * - default data  port : 0x4F
 *
 * - enable  configuration : 0x87
 * - disable configuration : 0xAA
 *
 */

#include <arch/io.h>
#include <device/pnp.h>
#include "f71869ad.h"

/*
 * Enable configuration: pass entry key '0x87' into index port dev.
 */
static void pnp_enter_conf_state(device_t dev)
{
	u16 port = dev >> 8;
	outb(0x87, port);
	outb(0x87, port);
}

/*
 * Disable configuration: pass exit key '0xAA' into index port dev.
 */
static void pnp_exit_conf_state(device_t dev)
{
	u16 port = dev >> 8;
	outb(0xaa, port);
}

/*
 * Bring up early serial debugging output before the RAM is initialized.
 */
void f71869ad_enable_serial(device_t dev, u16 iobase)
{
	pnp_enter_conf_state(dev);
	pnp_set_logical_device(dev);
	pnp_set_enable(dev, 0);
	pnp_set_iobase(dev, PNP_IDX_IO0, iobase);
	pnp_set_enable(dev, 1);
	pnp_exit_conf_state(dev);
}