summaryrefslogtreecommitdiff
path: root/src/superio/ite/it8673f/it8673f_early_serial.c
blob: 44cac26d01913f0a1b0103908ed0c200f64b1099 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
/*
 * This file is part of the coreboot project.
 *
 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
 */

#include <arch/romcc_io.h>
#include "it8673f.h"

/* The base address is 0x3f0, 0x3bd, or 0x370, depending on config bytes. */
#define SIO_BASE                    0x3f0
#define SIO_INDEX                   SIO_BASE
#define SIO_DATA                    SIO_BASE+1

/* Global configuration registers. */
#define IT8673F_CONFIG_REG_CC       0x02   /* Configure Control (write-only). */
#define IT8673F_CONFIG_REG_LDN      0x07   /* Logical Device Number. */
#define IT8673F_CONFIG_REG_CLOCKSEL 0x23   /* Clock Selection. */
#define IT8673F_CONFIG_REG_SWSUSP   0x24   /* Software Suspend. */

#define IT8673F_CONFIGURATION_PORT  0x0279 /* Write-only. */

/* Special values used for entering MB PnP mode. The first four bytes of
   each line determine the address port, the last four are data. */
static const uint8_t init_values[] = {
	0x6a, 0xb5, 0xda, 0xed, /**/ 0xf6, 0xfb, 0x7d, 0xbe,
	0xdf, 0x6f, 0x37, 0x1b, /**/ 0x0d, 0x86, 0xc3, 0x61,
	0xb0, 0x58, 0x2c, 0x16, /**/ 0x8b, 0x45, 0xa2, 0xd1,
	0xe8, 0x74, 0x3a, 0x9d, /**/ 0xce, 0xe7, 0x73, 0x39,
};

/* The content of IT8673F_CONFIG_REG_LDN (index 0x07) must be set to the
   LDN the register belongs to, before you can access the register. */
static void it8673f_sio_write(uint8_t ldn, uint8_t index, uint8_t value)
{
	outb(IT8673F_CONFIG_REG_LDN, SIO_BASE);
	outb(ldn, SIO_DATA);
	outb(index, SIO_BASE);
	outb(value, SIO_DATA);
}

/* Enable the peripheral devices on the IT8673F Super I/O chip. */
static void it8673f_enable_serial(device_t dev, unsigned iobase)
{
	uint8_t i;

	/* (1) Enter the configuration state (MB PnP mode). */

	/* Perform MB PnP setup to put the SIO chip at 0x3f0. */
	/* Base address 0x3f0: 0x86 0x80 0x55 0x55. */
	/* Base address 0x3bd: 0x86 0x80 0x55 0xaa. */
	/* Base address 0x370: 0x86 0x80 0xaa 0x55. */
	outb(0x86, IT8673F_CONFIGURATION_PORT);
	outb(0x80, IT8673F_CONFIGURATION_PORT);
	outb(0x55, IT8673F_CONFIGURATION_PORT);
	outb(0x55, IT8673F_CONFIGURATION_PORT);

	/* Sequentially write the 32 special values. */
	for (i = 0; i < 32; i++) {
		outb(init_values[i], SIO_BASE);
	}

	/* (2) Modify the data of configuration registers. */

	/* Enable all devices. */
	it8673f_sio_write(IT8673F_SP1,  0x30, 0x1); /* Serial port 1 */
	it8673f_sio_write(IT8673F_SP2,  0x30, 0x1); /* Serial port 2 */

	/* Select 24MHz CLKIN (clear bit 0). */
	it8673f_sio_write(0x00, IT8673F_CONFIG_REG_CLOCKSEL, 0x00);

	/* Clear software suspend mode (clear bit 0). */
	it8673f_sio_write(0x00, IT8673F_CONFIG_REG_SWSUSP, 0x00);

	/* (3) Exit the configuration state (MB PnP mode). */
	it8673f_sio_write(0x00, IT8673F_CONFIG_REG_CC, 0x02);
}