summaryrefslogtreecommitdiff
path: root/ArmPkg/Drivers
diff options
context:
space:
mode:
authoroliviermartin <oliviermartin@6f19259b-4bc3-4df7-8a09-765794883524>2011-06-11 11:26:42 +0000
committeroliviermartin <oliviermartin@6f19259b-4bc3-4df7-8a09-765794883524>2011-06-11 11:26:42 +0000
commitf501f5d1b568c294b22ecf6455833fae806fd80d (patch)
treea4ab9c79d6239185f5a4c4164f0fdb11b4928868 /ArmPkg/Drivers
parentd355ba4855592b7664d5ca36f6516d937e3aa4a4 (diff)
downloadedk2-platforms-f501f5d1b568c294b22ecf6455833fae806fd80d.tar.xz
ArmPkg/PL35xSmc: Split the SMC initialization in multiple Chip Select initialization functions
Some ArmVExpress-based tiles do not map all the ArmVExpress Chips into their memory map. git-svn-id: https://edk2.svn.sourceforge.net/svnroot/edk2/trunk/edk2@11797 6f19259b-4bc3-4df7-8a09-765794883524
Diffstat (limited to 'ArmPkg/Drivers')
-rw-r--r--ArmPkg/Drivers/PL35xSmc/InitializeSMC.S80
-rw-r--r--ArmPkg/Drivers/PL35xSmc/InitializeSMC.asm166
2 files changed, 112 insertions, 134 deletions
diff --git a/ArmPkg/Drivers/PL35xSmc/InitializeSMC.S b/ArmPkg/Drivers/PL35xSmc/InitializeSMC.S
index b3b597a50c..108cd6ae65 100644
--- a/ArmPkg/Drivers/PL35xSmc/InitializeSMC.S
+++ b/ArmPkg/Drivers/PL35xSmc/InitializeSMC.S
@@ -14,7 +14,7 @@
#include <AsmMacroIoLib.h>
#include <Library/PcdLib.h>
#include <AutoGen.h>
-#include <AsmMacroIoLib.h>
+#include <Drivers/PL354Smc.h>
#Start of the code section
.text
@@ -22,13 +22,12 @@
#Maintain 8 byte alignment
.align 3
-#Export Initialize SMC symbol
-GCC_ASM_EXPORT(InitializeSMC)
-# Static memory configuation definitions for SMC
-.set SmcDirectCmd, 0x10
-.set SmcSetCycles, 0x14
-.set SmcSetOpMode, 0x18
+GCC_ASM_EXPORT(SMCInitializeNOR)
+GCC_ASM_EXPORT(SMCInitializeSRAM)
+GCC_ASM_EXPORT(SMCInitializePeripherals)
+GCC_ASM_EXPORT(SMCInitializeVRAM)
+
# CS0 CS0-Interf0 NOR1 flash on the motherboard
# CS1 CS1-Interf0 Reserved for the motherboard
@@ -39,125 +38,134 @@ GCC_ASM_EXPORT(InitializeSMC)
# CS6 CS2-Interf1 memory-mapped peripherals
# CS7 CS3-Interf1 system memory-mapped peripherals on the motherboard.
-# IN r1 SmcBase
-# IN r2 VideoSRamBase
-# NOTE: This code is been called before any stack has been setup. It means some registers
-# could be overwritten (case of 'r0')
-
-
-ASM_PFX(InitializeSMC):
+// IN r1 SmcBase
+// IN r2 ChipSelect
+// NOTE: This code is been called before any stack has been setup. It means some registers
+// could be overwritten (case of 'r0')
+ASM_PFX(SMCInitializeNOR):
#
# Setup NOR1 (CS0-Interface0)
#
- #Write to set_cycle register(holding register for NOR 1 cycle register or NAND cycle register)
+ # Write to set_cycle register(holding register for NOR 1 cycle register or NAND cycle register)
#Read cycle timeout = 0xA (0:3)
#Write cycle timeout = 0x3(7:4)
#OE Assertion Delay = 0x9(11:8)
#WE Assertion delay = 0x3(15:12)
#Page cycle timeout = 0x2(19:16)
LoadConstantToReg (0x0002393A,r0) @ldr r0, = 0x0002393A
- str r0, [r1, #SmcSetCycles]
+ str r0, [r1, #PL354_SMC_SET_CYCLES_OFFSET]
- #Write to set_opmode register(holding register for NOR 1 opomode register or NAND opmode register)
+ # Write to set_opmode register(holding register for NOR 1 opomode register or NAND opmode register)
# 0x00000002 = MemoryWidth: 32bit
# 0x00000028 = ReadMemoryBurstLength:continuous
# 0x00000280 = WriteMemoryBurstLength:continuous
# 0x00000800 = Set Address Valid
LoadConstantToReg (0x00000AAA,r0) @ldr r0, = 0x00000AAA
- str r0, [r1, #SmcSetOpMode]
+ str r0, [r1, #PL354_SMC_SET_OPMODE_OFFSET]
- #Write to direct_cmd register so that the NOR 1 registers(set-cycles and opmode) are updated with holding registers
+ # Write to direct_cmd register so that the NOR 1 registers(set-cycles and opmode) are updated with holding registers
# 0x00000000 = ChipSelect0-Interface 0
# 0x00400000 = CmdTypes: UpdateRegs
LoadConstantToReg (0x00400000,r0) @ldr r0, = 0x00400000
- str r0, [r1, #SmcDirectCmd]
-
+ str r0, [r1, #PL354_SMC_DIRECT_CMD_OFFSET]
+ bx lr
+
+ASM_PFX(SMCInitializeSRAM):
#
# Setup SRAM (CS2-Interface0)
#
LoadConstantToReg (0x00027158,r0) @ldr r0, = 0x00027158
- str r0, [r1, #SmcSetCycles]
+ str r0, [r1, #PL354_SMC_SET_CYCLES_OFFSET]
# 0x00000002 = MemoryWidth: 32bit
# 0x00000800 = Set Address Valid
LoadConstantToReg (0x00000802,r0) @ldr r0, = 0x00000802
- str r0, [r1, #SmcSetOpMode]
+ str r0, [r1, #PL354_SMC_SET_OPMODE_OFFSET]
# 0x01000000 = ChipSelect2-Interface 0
# 0x00400000 = CmdTypes: UpdateRegs
LoadConstantToReg (0x01400000,r0) @ldr r0, = 0x01400000
- str r0, [r1, #SmcDirectCmd]
+ str r0, [r1, #PL354_SMC_DIRECT_CMD_OFFSET]
+
+ bx lr
+ASM_PFX(SMCInitializePeripherals):
#
# USB/Eth/VRAM (CS3-Interface0)
#
LoadConstantToReg (0x000CD2AA,r0) @ldr r0, = 0x000CD2AA
- str r0, [r1, #SmcSetCycles]
+ str r0, [r1, #PL354_SMC_SET_CYCLES_OFFSET]
# 0x00000002 = MemoryWidth: 32bit
# 0x00000004 = Memory reads are synchronous
# 0x00000040 = Memory writes are synchronous
LoadConstantToReg (0x00000046,r0) @ldr r0, = 0x00000046
- str r0, [r1, #SmcSetOpMode]
+ str r0, [r1, #PL354_SMC_SET_OPMODE_OFFSET]
# 0x01800000 = ChipSelect3-Interface 0
# 0x00400000 = CmdTypes: UpdateRegs
LoadConstantToReg (0x01C00000,r0) @ldr r0, = 0x01C00000
- str r0, [r1, #SmcDirectCmd]
+ str r0, [r1, #PL354_SMC_DIRECT_CMD_OFFSET]
#
# Setup NOR3 (CS0-Interface1)
#
LoadConstantToReg (0x0002393A,r0) @ldr r0, = 0x0002393A
- str r0, [r1, #SmcSetCycles]
+ str r0, [r1, #PL354_SMC_SET_CYCLES_OFFSET]
# 0x00000002 = MemoryWidth: 32bit
# 0x00000028 = ReadMemoryBurstLength:continuous
# 0x00000280 = WriteMemoryBurstLength:continuous
# 0x00000800 = Set Address Valid
LoadConstantToReg (0x00000AAA,r0) @ldr r0, = 0x00000AAA
- str r0, [r1, #SmcSetOpMode]
+ str r0, [r1, #PL354_SMC_SET_OPMODE_OFFSET]
# 0x02000000 = ChipSelect0-Interface 1
# 0x00400000 = CmdTypes: UpdateRegs
LoadConstantToReg (0x02400000,r0) @ldr r0, = 0x02400000
- str r0, [r1, #SmcDirectCmd]
+ str r0, [r1, #PL354_SMC_DIRECT_CMD_OFFSET]
#
# Setup Peripherals (CS3-Interface1)
#
LoadConstantToReg (0x00025156,r0) @ldr r0, = 0x00025156
- str r0, [r1, #SmcSetCycles]
+ str r0, [r1, #PL354_SMC_SET_CYCLES_OFFSET]
# 0x00000002 = MemoryWidth: 32bit
# 0x00000004 = Memory reads are synchronous
# 0x00000040 = Memory writes are synchronous
LoadConstantToReg (0x00000046,r0) @ldr r0, = 0x00000046
- str r0, [r1, #SmcSetOpMode]
+ str r0, [r1, #PL354_SMC_SET_OPMODE_OFFSET]
# 0x03800000 = ChipSelect3-Interface 1
# 0x00400000 = CmdTypes: UpdateRegs
LoadConstantToReg (0x03C00000,r0) @ldr r0, = 0x03C00000
- str r0, [r1, #SmcDirectCmd]
+ str r0, [r1, #PL354_SMC_DIRECT_CMD_OFFSET]
+ bx lr
+// IN r1 SmcBase
+// IN r2 VideoSRamBase
+// NOTE: This code is been called before any stack has been setup. It means some registers
+// could be overwritten (case of 'r0')
+ASM_PFX(SMCInitializeVRAM):
#
# Setup VRAM (CS1-Interface0)
#
LoadConstantToReg (0x00049249,r0) @ldr r0, = 0x00049249
- str r0, [r1, #SmcSetCycles]
+ str r0, [r1, #PL354_SMC_SET_CYCLES_OFFSET]
# 0x00000002 = MemoryWidth: 32bit
# 0x00000004 = Memory reads are synchronous
# 0x00000040 = Memory writes are synchronous
LoadConstantToReg (0x00000046,r0) @ldr r0, = 0x00000046
- str r0, [r1, #SmcSetOpMode]
+ str r0, [r1, #PL354_SMC_SET_OPMODE_OFFSET]
# 0x00800000 = ChipSelect1-Interface 0
# 0x00400000 = CmdTypes: UpdateRegs
LoadConstantToReg (0x00C00000,r0) @ldr r0, = 0x00C00000
- str r0, [r1, #SmcDirectCmd]
+ str r0, [r1, #PL354_SMC_DIRECT_CMD_OFFSET]
#
# Page mode setup for VRAM
diff --git a/ArmPkg/Drivers/PL35xSmc/InitializeSMC.asm b/ArmPkg/Drivers/PL35xSmc/InitializeSMC.asm
index ebf6a7980e..f868660336 100644
--- a/ArmPkg/Drivers/PL35xSmc/InitializeSMC.asm
+++ b/ArmPkg/Drivers/PL35xSmc/InitializeSMC.asm
@@ -13,20 +13,19 @@
#include <AsmMacroIoLib.h>
#include <Library/PcdLib.h>
+#include <Drivers/PL354Smc.h>
#include <AutoGen.h>
INCLUDE AsmMacroIoLib.inc
- EXPORT InitializeSMC
+ EXPORT SMCInitializeNOR
+ EXPORT SMCInitializeSRAM
+ EXPORT SMCInitializePeripherals
+ EXPORT SMCInitializeVRAM
PRESERVE8
AREA ModuleInitializeSMC, CODE, READONLY
-// Static memory configuation definitions for SMC
-SmcDirectCmd EQU 0x10
-SmcSetCycles EQU 0x14
-SmcSetOpMode EQU 0x18
-
// CS0 CS0-Interf0 NOR1 flash on the motherboard
// CS1 CS1-Interf0 Reserved for the motherboard
// CS2 CS2-Interf0 SRAM on the motherboard
@@ -37,133 +36,104 @@ SmcSetOpMode EQU 0x18
// CS7 CS3-Interf1 system memory-mapped peripherals on the motherboard.
// IN r1 SmcBase
-// IN r2 VideoSRamBase
+// IN r2 ChipSelect
// NOTE: This code is been called before any stack has been setup. It means some registers
// could be overwritten (case of 'r0')
-InitializeSMC
-//
-// Setup NOR1 (CS0-Interface0)
-//
-
- //Write to set_cycle register(holding register for NOR 1 cycle register or NAND cycle register)
- //Read cycle timeout = 0xA (0:3)
- //Write cycle timeout = 0x3(7:4)
- //OE Assertion Delay = 0x9(11:8)
- //WE Assertion delay = 0x3(15:12)
- //Page cycle timeout = 0x2(19:16)
+SMCInitializeNOR
+ // Write to set_cycle register(holding register for NOR 1 cycle register or NAND cycle register)
+ // - Read cycle timeout = 0xA (0:3)
+ // - Write cycle timeout = 0x3(7:4)
+ // - OE Assertion Delay = 0x9(11:8)
+ // - WE Assertion delay = 0x3(15:12)
+ // - Page cycle timeout = 0x2(19:16)
ldr r0, = 0x0002393A
- str r0, [r1, #SmcSetCycles]
+ str r0, [r1, #PL354_SMC_SET_CYCLES_OFFSET]
- //Write to set_opmode register(holding register for NOR 1 opomode register or NAND opmode register)
- // 0x00000002 = MemoryWidth: 32bit
- // 0x00000028 = ReadMemoryBurstLength:continuous
- // 0x00000280 = WriteMemoryBurstLength:continuous
- // 0x00000800 = Set Address Valid
- ldr r0, = 0x00000AAA
- str r0, [r1, #SmcSetOpMode]
-
- //Write to direct_cmd register so that the NOR 1 registers(set-cycles and opmode) are updated with holding registers
- // 0x00000000 = ChipSelect0-Interface 0
- // 0x00400000 = CmdTypes: UpdateRegs
- ldr r0, = 0x00400000
- str r0, [r1, #SmcDirectCmd]
+ // Write to set_opmode register(holding register for NOR 1 opomode register or NAND opmode register)
+ ldr r0, = (PL354_SMC_SET_OPMODE_MEM_WIDTH_32 :OR: PL354_SMC_SET_OPMODE_SET_RD_BURST_LENGTH_CONT :OR: PL354_SMC_SET_OPMODE_SET_WR_BURST_LENGTH_CONT :OR: PL354_SMC_SET_OPMODE_SET_ADV)
+ str r0, [r1, #PL354_SMC_SET_OPMODE_OFFSET]
+
+ // Write to direct_cmd register so that the NOR 1 registers(set-cycles and opmode) are updated with holding registers
+ ldr r0, =PL354_SMC_DIRECT_CMD_ADDR_CMD_UPDATE
+ orr r0, r0, r2
+ str r0, [r1, #PL354_SMC_DIRECT_CMD_OFFSET]
+ bx lr
+
+
//
// Setup SRAM (CS2-Interface0)
//
+SMCInitializeSRAM
ldr r0, = 0x00027158
- str r0, [r1, #SmcSetCycles]
+ str r0, [r1, #PL354_SMC_SET_CYCLES_OFFSET]
- // 0x00000002 = MemoryWidth: 32bit
- // 0x00000800 = Set Address Valid
- ldr r0, = 0x00000802
- str r0, [r1, #SmcSetOpMode]
+ ldr r0, =(PL354_SMC_SET_OPMODE_MEM_WIDTH_32 :OR: PL354_SMC_SET_OPMODE_SET_ADV)
+ str r0, [r1, #PL354_SMC_SET_OPMODE_OFFSET]
- // 0x01000000 = ChipSelect2-Interface 0
- // 0x00400000 = CmdTypes: UpdateRegs
- ldr r0, = 0x01400000
- str r0, [r1, #SmcDirectCmd]
+ ldr r0, =(PL354_SMC_DIRECT_CMD_ADDR_CMD_UPDATE :OR: PL354_SMC_DIRECT_CMD_ADDR_CS(0,2))
+ str r0, [r1, #PL354_SMC_DIRECT_CMD_OFFSET]
+
+ bx lr
+SMCInitializePeripherals
//
// USB/Eth/VRAM (CS3-Interface0)
//
ldr r0, = 0x000CD2AA
- str r0, [r1, #SmcSetCycles]
+ str r0, [r1, #PL354_SMC_SET_CYCLES_OFFSET]
- // 0x00000002 = MemoryWidth: 32bit
- // 0x00000004 = Memory reads are synchronous
- // 0x00000040 = Memory writes are synchronous
- ldr r0, = 0x00000046
- str r0, [r1, #SmcSetOpMode]
+ ldr r0, =(PL354_SMC_SET_OPMODE_MEM_WIDTH_32 :OR: PL354_SMC_SET_OPMODE_SET_RD_SYNC :OR: PL354_SMC_SET_OPMODE_SET_WR_SYNC)
+ str r0, [r1, #PL354_SMC_SET_OPMODE_OFFSET]
- // 0x01800000 = ChipSelect3-Interface 0
- // 0x00400000 = CmdTypes: UpdateRegs
- ldr r0, = 0x01C00000
- str r0, [r1, #SmcDirectCmd]
+ ldr r0, =(PL354_SMC_DIRECT_CMD_ADDR_CMD_UPDATE :OR: PL354_SMC_DIRECT_CMD_ADDR_CS(0,3))
+ str r0, [r1, #PL354_SMC_DIRECT_CMD_OFFSET]
+
-//
-// Setup NOR3 (CS0-Interface1)
-//
- ldr r0, = 0x0002393A
- str r0, [r1, #SmcSetCycles]
-
- // 0x00000002 = MemoryWidth: 32bit
- // 0x00000028 = ReadMemoryBurstLength:continuous
- // 0x00000280 = WriteMemoryBurstLength:continuous
- // 0x00000800 = Set Address Valid
- ldr r0, = 0x00000AAA
- str r0, [r1, #SmcSetOpMode]
-
- // 0x02000000 = ChipSelect0-Interface 1
- // 0x00400000 = CmdTypes: UpdateRegs
- ldr r0, = 0x02400000
- str r0, [r1, #SmcDirectCmd]
-
//
// Setup Peripherals (CS3-Interface1)
//
ldr r0, = 0x00025156
- str r0, [r1, #SmcSetCycles]
+ str r0, [r1, #PL354_SMC_SET_CYCLES_OFFSET]
- // 0x00000002 = MemoryWidth: 32bit
- // 0x00000004 = Memory reads are synchronous
- // 0x00000040 = Memory writes are synchronous
- ldr r0, = 0x00000046
- str r0, [r1, #SmcSetOpMode]
+ ldr r0, =(PL354_SMC_SET_OPMODE_MEM_WIDTH_32 :OR: PL354_SMC_SET_OPMODE_SET_RD_SYNC :OR: PL354_SMC_SET_OPMODE_SET_WR_SYNC)
+ str r0, [r1, #PL354_SMC_SET_OPMODE_OFFSET]
- // 0x03800000 = ChipSelect3-Interface 1
- // 0x00400000 = CmdTypes: UpdateRegs
- ldr r0, = 0x03C00000
- str r0, [r1, #SmcDirectCmd]
+ ldr r0, =(PL354_SMC_DIRECT_CMD_ADDR_CMD_UPDATE :OR: PL354_SMC_DIRECT_CMD_ADDR_CS(1,3))
+ str r0, [r1, #PL354_SMC_DIRECT_CMD_OFFSET]
-//
-// Setup VRAM (CS1-Interface0)
-//
+ bx lr
+
+
+// IN r1 SmcBase
+// IN r2 VideoSRamBase
+// NOTE: This code is been called before any stack has been setup. It means some registers
+// could be overwritten (case of 'r0')
+SMCInitializeVRAM
+ //
+ // Setup VRAM (CS1-Interface0)
+ //
ldr r0, = 0x00049249
- str r0, [r1, #SmcSetCycles]
+ str r0, [r1, #PL354_SMC_SET_CYCLES_OFFSET]
- // 0x00000002 = MemoryWidth: 32bit
- // 0x00000004 = Memory reads are synchronous
- // 0x00000040 = Memory writes are synchronous
- ldr r0, = 0x00000046
- str r0, [r1, #SmcSetOpMode]
+ ldr r0, = (PL354_SMC_SET_OPMODE_MEM_WIDTH_32 :OR: PL354_SMC_SET_OPMODE_SET_RD_SYNC :OR: PL354_SMC_SET_OPMODE_SET_WR_SYNC)
+ str r0, [r1, #PL354_SMC_SET_OPMODE_OFFSET]
- // 0x00800000 = ChipSelect1-Interface 0
- // 0x00400000 = CmdTypes: UpdateRegs
- ldr r0, = 0x00C00000
- str r0, [r1, #SmcDirectCmd]
+ ldr r0, = (PL354_SMC_DIRECT_CMD_ADDR_CMD_UPDATE :OR: PL354_SMC_DIRECT_CMD_ADDR_CS(0,1))
+ str r0, [r1, #PL354_SMC_DIRECT_CMD_OFFSET]
-//
-// Page mode setup for VRAM
-//
- //read current state
+ //
+ // Page mode setup for VRAM
+ //
+
+ // Read current state
ldr r0, [r2, #0]
ldr r0, [r2, #0]
ldr r0, = 0x00000000
str r0, [r2, #0]
ldr r0, [r2, #0]
- //enable page mode
+ // Enable page mode
ldr r0, [r2, #0]
ldr r0, [r2, #0]
ldr r0, = 0x00000000
@@ -171,7 +141,7 @@ InitializeSMC
ldr r0, = 0x00900090
str r0, [r2, #0]
- //confirm page mode enabled
+ // Confirm page mode enabled
ldr r0, [r2, #0]
ldr r0, [r2, #0]
ldr r0, = 0x00000000