summaryrefslogtreecommitdiff
path: root/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing')
-rw-r--r--tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/config.ini240
-rwxr-xr-xtests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/simerr6
-rwxr-xr-xtests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/simout42
-rw-r--r--tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt315
4 files changed, 603 insertions, 0 deletions
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/config.ini b/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/config.ini
new file mode 100644
index 000000000..6c1c0e974
--- /dev/null
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/config.ini
@@ -0,0 +1,240 @@
+[root]
+type=Root
+children=system
+time_sync_enable=false
+time_sync_period=100000000000
+time_sync_spin_threshold=100000000
+
+[system]
+type=System
+children=cpu membus physmem
+mem_mode=atomic
+memories=system.physmem
+num_work_ids=16
+physmem=system.physmem
+work_begin_ckpt_count=0
+work_begin_cpu_id_exit=-1
+work_begin_exit_count=0
+work_cpus_ckpt_count=0
+work_end_ckpt_count=0
+work_end_exit_count=0
+work_item_id=-1
+system_port=system.membus.port[0]
+
+[system.cpu]
+type=InOrderCPU
+children=dcache dtb icache itb l2cache toL2Bus tracer workload
+BTBEntries=4096
+BTBTagSize=16
+RASSize=16
+activity=0
+cachePorts=2
+checker=Null
+choiceCtrBits=2
+choicePredictorSize=8192
+clock=500
+cpu_id=0
+dataMemPort=dcache_port
+defer_registration=false
+div16Latency=1
+div16RepeatRate=1
+div24Latency=1
+div24RepeatRate=1
+div32Latency=1
+div32RepeatRate=1
+div8Latency=1
+div8RepeatRate=1
+do_checkpoint_insts=true
+do_statistics_insts=true
+dtb=system.cpu.dtb
+fetchBuffSize=4
+fetchMemPort=icache_port
+functionTrace=false
+functionTraceStart=0
+function_trace=false
+function_trace_start=0
+globalCtrBits=2
+globalHistoryBits=13
+globalPredictorSize=8192
+instShiftAmt=2
+itb=system.cpu.itb
+localCtrBits=2
+localHistoryBits=11
+localHistoryTableSize=2048
+localPredictorSize=2048
+max_insts_all_threads=0
+max_insts_any_thread=0
+max_loads_all_threads=0
+max_loads_any_thread=0
+memBlockSize=64
+multLatency=1
+multRepeatRate=1
+numThreads=1
+phase=0
+predType=tournament
+progress_interval=0
+stageTracing=false
+stageWidth=4
+system=system
+threadModel=SMT
+tracer=system.cpu.tracer
+workload=system.cpu.workload
+dcache_port=system.cpu.dcache.cpu_side
+icache_port=system.cpu.icache.cpu_side
+
+[system.cpu.dcache]
+type=BaseCache
+addr_range=0:18446744073709551615
+assoc=2
+block_size=64
+forward_snoops=true
+hash_delay=1
+is_top_level=true
+latency=1000
+max_miss_count=0
+mshrs=10
+num_cpus=1
+prefetch_data_accesses_only=false
+prefetch_degree=1
+prefetch_latency=10000
+prefetch_on_access=false
+prefetch_past_page=false
+prefetch_policy=none
+prefetch_serial_squash=false
+prefetch_use_cpu_id=true
+prefetcher_size=100
+prioritizeRequests=false
+repl=Null
+size=262144
+subblock_size=0
+tgts_per_mshr=5
+trace_addr=0
+two_queue=false
+write_buffers=8
+cpu_side=system.cpu.dcache_port
+mem_side=system.cpu.toL2Bus.port[1]
+
+[system.cpu.dtb]
+type=AlphaTLB
+size=64
+
+[system.cpu.icache]
+type=BaseCache
+addr_range=0:18446744073709551615
+assoc=2
+block_size=64
+forward_snoops=true
+hash_delay=1
+is_top_level=true
+latency=1000
+max_miss_count=0
+mshrs=10
+num_cpus=1
+prefetch_data_accesses_only=false
+prefetch_degree=1
+prefetch_latency=10000
+prefetch_on_access=false
+prefetch_past_page=false
+prefetch_policy=none
+prefetch_serial_squash=false
+prefetch_use_cpu_id=true
+prefetcher_size=100
+prioritizeRequests=false
+repl=Null
+size=131072
+subblock_size=0
+tgts_per_mshr=5
+trace_addr=0
+two_queue=false
+write_buffers=8
+cpu_side=system.cpu.icache_port
+mem_side=system.cpu.toL2Bus.port[0]
+
+[system.cpu.itb]
+type=AlphaTLB
+size=48
+
+[system.cpu.l2cache]
+type=BaseCache
+addr_range=0:18446744073709551615
+assoc=2
+block_size=64
+forward_snoops=true
+hash_delay=1
+is_top_level=false
+latency=10000
+max_miss_count=0
+mshrs=10
+num_cpus=1
+prefetch_data_accesses_only=false
+prefetch_degree=1
+prefetch_latency=100000
+prefetch_on_access=false
+prefetch_past_page=false
+prefetch_policy=none
+prefetch_serial_squash=false
+prefetch_use_cpu_id=true
+prefetcher_size=100
+prioritizeRequests=false
+repl=Null
+size=2097152
+subblock_size=0
+tgts_per_mshr=5
+trace_addr=0
+two_queue=false
+write_buffers=8
+cpu_side=system.cpu.toL2Bus.port[2]
+mem_side=system.membus.port[2]
+
+[system.cpu.toL2Bus]
+type=Bus
+block_size=64
+bus_id=0
+clock=1000
+header_cycles=1
+use_default_range=false
+width=64
+port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.l2cache.cpu_side
+
+[system.cpu.tracer]
+type=ExeTracer
+
+[system.cpu.workload]
+type=LiveProcess
+cmd=gzip input.log 1
+cwd=build/ALPHA_SE/tests/opt/long/00.gzip/alpha/tru64/inorder-timing
+egid=100
+env=
+errout=cerr
+euid=100
+executable=/dist/m5/cpu2000/binaries/alpha/tru64/gzip
+gid=100
+input=cin
+max_stack_size=67108864
+output=cout
+pid=100
+ppid=99
+simpoint=0
+system=system
+uid=100
+
+[system.membus]
+type=Bus
+block_size=64
+bus_id=0
+clock=1000
+header_cycles=1
+use_default_range=false
+width=64
+port=system.system_port system.physmem.port[0] system.cpu.l2cache.mem_side
+
+[system.physmem]
+type=PhysicalMemory
+file=
+latency=30000
+latency_var=0
+null=false
+range=0:134217727
+zero=false
+port=system.membus.port[1]
+
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/simerr b/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/simerr
new file mode 100755
index 000000000..1b49765a7
--- /dev/null
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/simerr
@@ -0,0 +1,6 @@
+warn: Sockets disabled, not accepting gdb connections
+warn: Prefetch instructions in Alpha do not do anything
+warn: Prefetch instructions in Alpha do not do anything
+warn: Prefetch instructions in Alpha do not do anything
+warn: ignoring syscall sigprocmask(18446744073709547831, 1, ...)
+hack: be nice to actually delete the event here
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/simout b/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/simout
new file mode 100755
index 000000000..30b31a527
--- /dev/null
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/simout
@@ -0,0 +1,42 @@
+gem5 Simulator System. http://gem5.org
+gem5 is copyrighted software; use the --copyright option for details.
+
+gem5 compiled Jan 23 2012 04:48:33
+gem5 started Jan 23 2012 05:24:12
+gem5 executing on zizzer
+command line: build/ALPHA_SE/gem5.opt -d build/ALPHA_SE/tests/opt/long/00.gzip/alpha/tru64/inorder-timing -re tests/run.py build/ALPHA_SE/tests/opt/long/00.gzip/alpha/tru64/inorder-timing
+Global frequency set at 1000000000000 ticks per second
+info: Entering event queue @ 0. Starting simulation...
+info: Increasing stack size by one page.
+spec_init
+Loading Input Data
+Duplicating 262144 bytes
+Duplicating 524288 bytes
+Input data 1048576 bytes in length
+Compressing Input Data, level 1
+Compressed data 108074 bytes in length
+Uncompressing Data
+Uncompressed data 1048576 bytes in length
+Uncompressed data compared correctly
+Compressing Input Data, level 3
+Compressed data 97831 bytes in length
+Uncompressing Data
+Uncompressed data 1048576 bytes in length
+Uncompressed data compared correctly
+Compressing Input Data, level 5
+Compressed data 83382 bytes in length
+Uncompressing Data
+Uncompressed data 1048576 bytes in length
+Uncompressed data compared correctly
+Compressing Input Data, level 7
+Compressed data 76606 bytes in length
+Uncompressing Data
+Uncompressed data 1048576 bytes in length
+Uncompressed data compared correctly
+Compressing Input Data, level 9
+Compressed data 73189 bytes in length
+Uncompressing Data
+Uncompressed data 1048576 bytes in length
+Uncompressed data compared correctly
+Tested 1MB buffer: OK!
+Exiting @ tick 274500333500 because target called exit()
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt b/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt
new file mode 100644
index 000000000..b5662ac02
--- /dev/null
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt
@@ -0,0 +1,315 @@
+
+---------- Begin Simulation Statistics ----------
+sim_seconds 0.274500 # Number of seconds simulated
+sim_ticks 274500333500 # Number of ticks simulated
+final_tick 274500333500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_freq 1000000000000 # Frequency of simulated ticks
+host_inst_rate 113367 # Simulator instruction rate (inst/s)
+host_tick_rate 51705325 # Simulator tick rate (ticks/s)
+host_mem_usage 207980 # Number of bytes of host memory used
+host_seconds 5308.94 # Real time elapsed on the host
+sim_insts 601856964 # Number of instructions simulated
+system.physmem.bytes_read 5894016 # Number of bytes read from this memory
+system.physmem.bytes_inst_read 54720 # Number of instructions bytes read from this memory
+system.physmem.bytes_written 3798080 # Number of bytes written to this memory
+system.physmem.num_reads 92094 # Number of read requests responded to by this memory
+system.physmem.num_writes 59345 # Number of write requests responded to by this memory
+system.physmem.num_other 0 # Number of other requests responded to by this memory
+system.physmem.bw_read 21471799 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read 199344 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write 13836340 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total 35308139 # Total bandwidth to/from this memory (bytes/s)
+system.cpu.dtb.fetch_hits 0 # ITB hits
+system.cpu.dtb.fetch_misses 0 # ITB misses
+system.cpu.dtb.fetch_acv 0 # ITB acv
+system.cpu.dtb.fetch_accesses 0 # ITB accesses
+system.cpu.dtb.read_hits 114517568 # DTB read hits
+system.cpu.dtb.read_misses 2631 # DTB read misses
+system.cpu.dtb.read_acv 0 # DTB read access violations
+system.cpu.dtb.read_accesses 114520199 # DTB read accesses
+system.cpu.dtb.write_hits 39666597 # DTB write hits
+system.cpu.dtb.write_misses 2302 # DTB write misses
+system.cpu.dtb.write_acv 0 # DTB write access violations
+system.cpu.dtb.write_accesses 39668899 # DTB write accesses
+system.cpu.dtb.data_hits 154184165 # DTB hits
+system.cpu.dtb.data_misses 4933 # DTB misses
+system.cpu.dtb.data_acv 0 # DTB access violations
+system.cpu.dtb.data_accesses 154189098 # DTB accesses
+system.cpu.itb.fetch_hits 27986226 # ITB hits
+system.cpu.itb.fetch_misses 22 # ITB misses
+system.cpu.itb.fetch_acv 0 # ITB acv
+system.cpu.itb.fetch_accesses 27986248 # ITB accesses
+system.cpu.itb.read_hits 0 # DTB read hits
+system.cpu.itb.read_misses 0 # DTB read misses
+system.cpu.itb.read_acv 0 # DTB read access violations
+system.cpu.itb.read_accesses 0 # DTB read accesses
+system.cpu.itb.write_hits 0 # DTB write hits
+system.cpu.itb.write_misses 0 # DTB write misses
+system.cpu.itb.write_acv 0 # DTB write access violations
+system.cpu.itb.write_accesses 0 # DTB write accesses
+system.cpu.itb.data_hits 0 # DTB hits
+system.cpu.itb.data_misses 0 # DTB misses
+system.cpu.itb.data_acv 0 # DTB access violations
+system.cpu.itb.data_accesses 0 # DTB accesses
+system.cpu.workload.num_syscalls 17 # Number of system calls
+system.cpu.numCycles 549000668 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.contextSwitches 1 # Number of context switches
+system.cpu.threadCycles 538772486 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
+system.cpu.smtCycles 0 # Total number of cycles that the CPU was in SMT-mode
+system.cpu.timesIdled 412059 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 59486579 # Number of cycles cpu's stages were not processed
+system.cpu.runCycles 489514089 # Number of cycles cpu stages are processed.
+system.cpu.activity 89.164571 # Percentage of cycles cpu is active
+system.cpu.comLoads 114514042 # Number of Load instructions committed
+system.cpu.comStores 39451321 # Number of Store instructions committed
+system.cpu.comBranches 62547159 # Number of Branches instructions committed
+system.cpu.comNops 36304520 # Number of Nop instructions committed
+system.cpu.comNonSpec 17 # Number of Non-Speculative instructions committed
+system.cpu.comInts 349039879 # Number of Integer instructions committed
+system.cpu.comFloats 24 # Number of Floating Point instructions committed
+system.cpu.committedInsts 601856964 # Number of Instructions Simulated (Per-Thread)
+system.cpu.smtCommittedInsts 0 # Number of SMT Instructions Simulated (Per-Thread)
+system.cpu.committedInsts_total 601856964 # Number of Instructions Simulated (Total)
+system.cpu.cpi 0.912178 # CPI: Cycles Per Instruction (Per-Thread)
+system.cpu.smt_cpi no_value # CPI: Total SMT-CPI
+system.cpu.cpi_total 0.912178 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.096277 # IPC: Instructions Per Cycle (Per-Thread)
+system.cpu.smt_ipc no_value # IPC: Total SMT-IPC
+system.cpu.ipc_total 1.096277 # IPC: Total IPC of All Threads
+system.cpu.branch_predictor.lookups 86959577 # Number of BP lookups
+system.cpu.branch_predictor.condPredicted 82118654 # Number of conditional branches predicted
+system.cpu.branch_predictor.condIncorrect 36581334 # Number of conditional branches incorrect
+system.cpu.branch_predictor.BTBLookups 45689066 # Number of BTB lookups
+system.cpu.branch_predictor.BTBHits 35726566 # Number of BTB hits
+system.cpu.branch_predictor.usedRAS 1197609 # Number of times the RAS was used to get a target.
+system.cpu.branch_predictor.RASInCorrect 6 # Number of incorrect RAS predictions.
+system.cpu.branch_predictor.BTBHitPct 78.195002 # BTB Hit Percentage
+system.cpu.branch_predictor.predictedTaken 38245021 # Number of Branches Predicted As Taken (True).
+system.cpu.branch_predictor.predictedNotTaken 48714556 # Number of Branches Predicted As Not Taken (False).
+system.cpu.regfile_manager.intRegFileReads 540577865 # Number of Reads from Int. Register File
+system.cpu.regfile_manager.intRegFileWrites 463854846 # Number of Writes to Int. Register File
+system.cpu.regfile_manager.intRegFileAccesses 1004432711 # Total Accesses (Read+Write) to the Int. Register File
+system.cpu.regfile_manager.floatRegFileReads 162 # Number of Reads from FP Register File
+system.cpu.regfile_manager.floatRegFileWrites 42 # Number of Writes to FP Register File
+system.cpu.regfile_manager.floatRegFileAccesses 204 # Total Accesses (Read+Write) to the FP Register File
+system.cpu.regfile_manager.regForwards 255585026 # Number of Registers Read Through Forwarding Logic
+system.cpu.agen_unit.agens 154582342 # Number of Address Generations
+system.cpu.execution_unit.predictedTakenIncorrect 35142167 # Number of Branches Incorrectly Predicted As Taken.
+system.cpu.execution_unit.predictedNotTakenIncorrect 1434180 # Number of Branches Incorrectly Predicted As Not Taken).
+system.cpu.execution_unit.mispredicted 36576347 # Number of Branches Incorrectly Predicted
+system.cpu.execution_unit.predicted 25971564 # Number of Branches Incorrectly Predicted
+system.cpu.execution_unit.mispredictPct 58.477328 # Percentage of Incorrect Branches Predicts
+system.cpu.execution_unit.executions 411886396 # Number of Instructions Executed.
+system.cpu.mult_div_unit.multiplies 6482 # Number of Multipy Operations Executed
+system.cpu.mult_div_unit.divides 0 # Number of Divide Operations Executed
+system.cpu.stage0.idleCycles 209828742 # Number of cycles 0 instructions are processed.
+system.cpu.stage0.runCycles 339171926 # Number of cycles 1+ instructions are processed.
+system.cpu.stage0.utilization 61.779875 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage1.idleCycles 238624991 # Number of cycles 0 instructions are processed.
+system.cpu.stage1.runCycles 310375677 # Number of cycles 1+ instructions are processed.
+system.cpu.stage1.utilization 56.534663 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage2.idleCycles 207052073 # Number of cycles 0 instructions are processed.
+system.cpu.stage2.runCycles 341948595 # Number of cycles 1+ instructions are processed.
+system.cpu.stage2.utilization 62.285643 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage3.idleCycles 437467887 # Number of cycles 0 instructions are processed.
+system.cpu.stage3.runCycles 111532781 # Number of cycles 1+ instructions are processed.
+system.cpu.stage3.utilization 20.315600 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage4.idleCycles 201947249 # Number of cycles 0 instructions are processed.
+system.cpu.stage4.runCycles 347053419 # Number of cycles 1+ instructions are processed.
+system.cpu.stage4.utilization 63.215482 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.icache.replacements 30 # number of replacements
+system.cpu.icache.tagsinuse 728.259897 # Cycle average of tags in use
+system.cpu.icache.total_refs 27985205 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 855 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 32731.233918 # Average number of references to valid blocks.
+system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.icache.occ_blocks::0 728.259897 # Average occupied blocks per context
+system.cpu.icache.occ_percent::0 0.355596 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits 27985205 # number of ReadReq hits
+system.cpu.icache.demand_hits 27985205 # number of demand (read+write) hits
+system.cpu.icache.overall_hits 27985205 # number of overall hits
+system.cpu.icache.ReadReq_misses 1019 # number of ReadReq misses
+system.cpu.icache.demand_misses 1019 # number of demand (read+write) misses
+system.cpu.icache.overall_misses 1019 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency 56646500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency 56646500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency 56646500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses 27986224 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses 27986224 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses 27986224 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate 0.000036 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate 0.000036 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate 0.000036 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency 55590.284593 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency 55590.284593 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency 55590.284593 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 43500 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 2 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets 21750 # average number of cycles each access was blocked
+system.cpu.icache.fast_writes 0 # number of fast writes performed
+system.cpu.icache.cache_copies 0 # number of cache copies performed
+system.cpu.icache.writebacks 0 # number of writebacks
+system.cpu.icache.ReadReq_mshr_hits 164 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits 164 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits 164 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses 855 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses 855 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses 855 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
+system.cpu.icache.ReadReq_mshr_miss_latency 45774000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency 45774000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency 45774000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
+system.cpu.icache.ReadReq_mshr_miss_rate 0.000031 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate 0.000031 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate 0.000031 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 53536.842105 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 53536.842105 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 53536.842105 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
+system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
+system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.dcache.replacements 451299 # number of replacements
+system.cpu.dcache.tagsinuse 4094.126386 # Cycle average of tags in use
+system.cpu.dcache.total_refs 152394244 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 455395 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 334.641891 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 267624000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::0 4094.126386 # Average occupied blocks per context
+system.cpu.dcache.occ_percent::0 0.999543 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits 114120509 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits 38273735 # number of WriteReq hits
+system.cpu.dcache.demand_hits 152394244 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits 152394244 # number of overall hits
+system.cpu.dcache.ReadReq_misses 393533 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses 1177586 # number of WriteReq misses
+system.cpu.dcache.demand_misses 1571119 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses 1571119 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency 8150453500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency 25245531000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency 33395984500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency 33395984500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses 114514042 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses 39451321 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses 153965363 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses 153965363 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate 0.003437 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate 0.029849 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate 0.010204 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate 0.010204 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency 20710.978495 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency 21438.375626 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency 21256.177603 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency 21256.177603 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 12016500 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 3424460500 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 2770 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 216245 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 4338.086643 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 15836.021642 # average number of cycles each access was blocked
+system.cpu.dcache.fast_writes 0 # number of fast writes performed
+system.cpu.dcache.cache_copies 0 # number of cache copies performed
+system.cpu.dcache.writebacks 408188 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits 192301 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits 923423 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits 1115724 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits 1115724 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses 201232 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses 254163 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses 455395 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses 455395 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
+system.cpu.dcache.ReadReq_mshr_miss_latency 3562138000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency 5466740000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 9028878000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 9028878000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate 0.001757 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate 0.006442 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate 0.002958 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate 0.002958 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 17701.647849 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency 21508.795537 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 19826.475917 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 19826.475917 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
+system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
+system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.l2cache.replacements 73797 # number of replacements
+system.cpu.l2cache.tagsinuse 17695.095192 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 445688 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 89683 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 4.969593 # Average number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.occ_blocks::0 1638.137841 # Average occupied blocks per context
+system.cpu.l2cache.occ_blocks::1 16056.957351 # Average occupied blocks per context
+system.cpu.l2cache.occ_percent::0 0.049992 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::1 0.490019 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits 170051 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits 408188 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits 194105 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits 364156 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits 364156 # number of overall hits
+system.cpu.l2cache.ReadReq_misses 32019 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses 60075 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses 92094 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses 92094 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency 1674917000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency 3134446000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency 4809363000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency 4809363000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses 202070 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses 408188 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses 254180 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses 456250 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses 456250 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate 0.158455 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate 0.236348 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate 0.201850 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate 0.201850 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency 52310.097130 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency 52175.547233 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency 52222.327187 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency 52222.327187 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 1295000 # number of cycles access was blocked
+system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 127 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 10196.850394 # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
+system.cpu.l2cache.fast_writes 0 # number of fast writes performed
+system.cpu.l2cache.cache_copies 0 # number of cache copies performed
+system.cpu.l2cache.writebacks 59345 # number of writebacks
+system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses 32019 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses 60075 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses 92094 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses 92094 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency 1281026000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency 2406899500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency 3687925500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency 3687925500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate 0.158455 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.236348 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate 0.201850 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate 0.201850 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40008.307567 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40064.910529 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency 40045.230960 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency 40045.230960 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
+system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
+system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
+
+---------- End Simulation Statistics ----------