summaryrefslogtreecommitdiff
path: root/tests/long/se/60.bzip2/ref
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/se/60.bzip2/ref')
-rw-r--r--tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/stats.txt807
-rw-r--r--tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt1095
-rw-r--r--tests/long/se/60.bzip2/ref/alpha/tru64/simple-atomic/stats.txt152
-rw-r--r--tests/long/se/60.bzip2/ref/alpha/tru64/simple-timing/stats.txt543
-rw-r--r--tests/long/se/60.bzip2/ref/arm/linux/minor-timing/stats.txt917
-rw-r--r--tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt1237
-rw-r--r--tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/stats.txt243
-rw-r--r--tests/long/se/60.bzip2/ref/arm/linux/simple-timing/stats.txt655
-rw-r--r--tests/long/se/60.bzip2/ref/x86/linux/simple-atomic/stats.txt127
-rw-r--r--tests/long/se/60.bzip2/ref/x86/linux/simple-timing/stats.txt515
10 files changed, 6291 insertions, 0 deletions
diff --git a/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/stats.txt b/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/stats.txt
index e69de29bb..a81e64eec 100644
--- a/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/stats.txt
@@ -0,0 +1,807 @@
+
+---------- Begin Simulation Statistics ----------
+sim_seconds 1.208778 # Number of seconds simulated
+sim_ticks 1208777694500 # Number of ticks simulated
+final_tick 1208777694500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_freq 1000000000000 # Frequency of simulated ticks
+host_inst_rate 239767 # Simulator instruction rate (inst/s)
+host_op_rate 239767 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 158688267 # Simulator tick rate (ticks/s)
+host_mem_usage 248760 # Number of bytes of host memory used
+host_seconds 7617.31 # Real time elapsed on the host
+sim_insts 1826378509 # Number of instructions simulated
+sim_ops 1826378509 # Number of ops (including micro ops) simulated
+system.voltage_domain.voltage 1 # Voltage in Volts
+system.clk_domain.clock 1000 # Clock period in ticks
+system.physmem.bytes_read::cpu.inst 61312 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 124970112 # Number of bytes read from this memory
+system.physmem.bytes_read::total 125031424 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 61312 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 61312 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 65416896 # Number of bytes written to this memory
+system.physmem.bytes_written::total 65416896 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 958 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1952658 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 1953616 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 1022139 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 1022139 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 50722 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 103385521 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 103436244 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 50722 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 50722 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 54118219 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 54118219 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 54118219 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 50722 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 103385521 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 157554463 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 1953616 # Number of read requests accepted
+system.physmem.writeReqs 1022139 # Number of write requests accepted
+system.physmem.readBursts 1953616 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 1022139 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 124948416 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 83008 # Total number of bytes read from write queue
+system.physmem.bytesWritten 65415616 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 125031424 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 65416896 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 1297 # Number of DRAM read bursts serviced by the write queue
+system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
+system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 118316 # Per bank write bursts
+system.physmem.perBankRdBursts::1 113525 # Per bank write bursts
+system.physmem.perBankRdBursts::2 115740 # Per bank write bursts
+system.physmem.perBankRdBursts::3 117258 # Per bank write bursts
+system.physmem.perBankRdBursts::4 117310 # Per bank write bursts
+system.physmem.perBankRdBursts::5 117126 # Per bank write bursts
+system.physmem.perBankRdBursts::6 119402 # Per bank write bursts
+system.physmem.perBankRdBursts::7 124113 # Per bank write bursts
+system.physmem.perBankRdBursts::8 126650 # Per bank write bursts
+system.physmem.perBankRdBursts::9 129582 # Per bank write bursts
+system.physmem.perBankRdBursts::10 128169 # Per bank write bursts
+system.physmem.perBankRdBursts::11 129917 # Per bank write bursts
+system.physmem.perBankRdBursts::12 125580 # Per bank write bursts
+system.physmem.perBankRdBursts::13 124837 # Per bank write bursts
+system.physmem.perBankRdBursts::14 122150 # Per bank write bursts
+system.physmem.perBankRdBursts::15 122644 # Per bank write bursts
+system.physmem.perBankWrBursts::0 61421 # Per bank write bursts
+system.physmem.perBankWrBursts::1 61661 # Per bank write bursts
+system.physmem.perBankWrBursts::2 60724 # Per bank write bursts
+system.physmem.perBankWrBursts::3 61398 # Per bank write bursts
+system.physmem.perBankWrBursts::4 61819 # Per bank write bursts
+system.physmem.perBankWrBursts::5 63309 # Per bank write bursts
+system.physmem.perBankWrBursts::6 64356 # Per bank write bursts
+system.physmem.perBankWrBursts::7 65855 # Per bank write bursts
+system.physmem.perBankWrBursts::8 65577 # Per bank write bursts
+system.physmem.perBankWrBursts::9 66031 # Per bank write bursts
+system.physmem.perBankWrBursts::10 65643 # Per bank write bursts
+system.physmem.perBankWrBursts::11 65945 # Per bank write bursts
+system.physmem.perBankWrBursts::12 64508 # Per bank write bursts
+system.physmem.perBankWrBursts::13 64526 # Per bank write bursts
+system.physmem.perBankWrBursts::14 64900 # Per bank write bursts
+system.physmem.perBankWrBursts::15 64446 # Per bank write bursts
+system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
+system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
+system.physmem.totGap 1208777578000 # Total gap between requests
+system.physmem.readPktSize::0 0 # Read request sizes (log2)
+system.physmem.readPktSize::1 0 # Read request sizes (log2)
+system.physmem.readPktSize::2 0 # Read request sizes (log2)
+system.physmem.readPktSize::3 0 # Read request sizes (log2)
+system.physmem.readPktSize::4 0 # Read request sizes (log2)
+system.physmem.readPktSize::5 0 # Read request sizes (log2)
+system.physmem.readPktSize::6 1953616 # Read request sizes (log2)
+system.physmem.writePktSize::0 0 # Write request sizes (log2)
+system.physmem.writePktSize::1 0 # Write request sizes (log2)
+system.physmem.writePktSize::2 0 # Write request sizes (log2)
+system.physmem.writePktSize::3 0 # Write request sizes (log2)
+system.physmem.writePktSize::4 0 # Write request sizes (log2)
+system.physmem.writePktSize::5 0 # Write request sizes (log2)
+system.physmem.writePktSize::6 1022139 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 1830097 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 122205 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 17 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 30602 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 32045 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 55307 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 59695 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 60116 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 60223 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 60190 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 60196 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 60182 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 60140 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 60199 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 60169 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 60684 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 61042 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 60657 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 61101 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 59828 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 59617 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 96 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 18 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 3 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::42 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::43 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
+system.physmem.bytesPerActivate::samples 1831457 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 103.940817 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 81.136003 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 130.529919 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 1452947 79.33% 79.33% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 261995 14.31% 93.64% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 48664 2.66% 96.30% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 20593 1.12% 97.42% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 13175 0.72% 98.14% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 7238 0.40% 98.53% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 5438 0.30% 98.83% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 4580 0.25% 99.08% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 16827 0.92% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 1831457 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 59614 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 32.747643 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 146.947369 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-511 59453 99.73% 99.73% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::512-1023 115 0.19% 99.92% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1024-1535 9 0.02% 99.94% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1536-2047 9 0.02% 99.95% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2048-2559 8 0.01% 99.97% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2560-3071 3 0.01% 99.97% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::3072-3583 3 0.01% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::3584-4095 3 0.01% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::4096-4607 2 0.00% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::4608-5119 2 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::6656-7167 1 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::8704-9215 1 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::9216-9727 1 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::10752-11263 1 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::11776-12287 1 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::12288-12799 1 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::14848-15359 1 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::total 59614 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 59614 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 17.145620 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 17.109391 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 1.119268 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 27453 46.05% 46.05% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 1268 2.13% 48.18% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 26337 44.18% 92.36% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 4007 6.72% 99.08% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 455 0.76% 99.84% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 71 0.12% 99.96% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 15 0.03% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 6 0.01% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::24 1 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::33 1 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 59614 # Writes before turning the bus around for reads
+system.physmem.totQLat 36537628750 # Total ticks spent queuing
+system.physmem.totMemAccLat 73143610000 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 9761595000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 18714.99 # Average queueing delay per DRAM burst
+system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
+system.physmem.avgMemAccLat 37464.99 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 103.37 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 54.12 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 103.44 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 54.12 # Average system write bandwidth in MiByte/s
+system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
+system.physmem.busUtil 1.23 # Data bus utilization in percentage
+system.physmem.busUtilRead 0.81 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 0.42 # Data bus utilization in percentage for writes
+system.physmem.avgRdQLen 1.02 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 24.80 # Average write queue length when enqueuing
+system.physmem.readRowHits 723773 # Number of row buffer hits during reads
+system.physmem.writeRowHits 419204 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 37.07 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 41.01 # Row buffer hit rate for writes
+system.physmem.avgGap 406208.70 # Average gap between requests
+system.physmem.pageHitRate 38.43 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 6714376200 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 3663598125 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 7353738600 # Energy for read commands per rank (pJ)
+system.physmem_0.writeEnergy 3243518640 # Energy for write commands per rank (pJ)
+system.physmem_0.refreshEnergy 78951397200 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 415074736440 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 361165338750 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 876166703955 # Total energy per rank (pJ)
+system.physmem_0.averagePower 724.837554 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 598070170000 # Time in different power states
+system.physmem_0.memoryStateTime::REF 40363700000 # Time in different power states
+system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 570342873000 # Time in different power states
+system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
+system.physmem_1.actEnergy 7131423600 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 3891153750 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 7874224800 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 3379812480 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 78951397200 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 426560774805 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 351089866500 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 878878653135 # Total energy per rank (pJ)
+system.physmem_1.averagePower 727.081103 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 581228871000 # Time in different power states
+system.physmem_1.memoryStateTime::REF 40363700000 # Time in different power states
+system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 587184084000 # Time in different power states
+system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
+system.cpu.branchPred.lookups 246097965 # Number of BP lookups
+system.cpu.branchPred.condPredicted 186356162 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 15588061 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 167640085 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 165196337 # Number of BTB hits
+system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
+system.cpu.branchPred.BTBHitPct 98.542265 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 18413332 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 104391 # Number of incorrect RAS predictions.
+system.cpu.branchPred.indirectLookups 297 # Number of indirect predictor lookups.
+system.cpu.branchPred.indirectHits 67 # Number of indirect target hits.
+system.cpu.branchPred.indirectMisses 230 # Number of indirect misses.
+system.cpu.branchPredindirectMispredicted 98 # Number of mispredicted indirect branches.
+system.cpu_clk_domain.clock 500 # Clock period in ticks
+system.cpu.dtb.fetch_hits 0 # ITB hits
+system.cpu.dtb.fetch_misses 0 # ITB misses
+system.cpu.dtb.fetch_acv 0 # ITB acv
+system.cpu.dtb.fetch_accesses 0 # ITB accesses
+system.cpu.dtb.read_hits 452860657 # DTB read hits
+system.cpu.dtb.read_misses 4979867 # DTB read misses
+system.cpu.dtb.read_acv 0 # DTB read access violations
+system.cpu.dtb.read_accesses 457840524 # DTB read accesses
+system.cpu.dtb.write_hits 161378231 # DTB write hits
+system.cpu.dtb.write_misses 1709431 # DTB write misses
+system.cpu.dtb.write_acv 0 # DTB write access violations
+system.cpu.dtb.write_accesses 163087662 # DTB write accesses
+system.cpu.dtb.data_hits 614238888 # DTB hits
+system.cpu.dtb.data_misses 6689298 # DTB misses
+system.cpu.dtb.data_acv 0 # DTB access violations
+system.cpu.dtb.data_accesses 620928186 # DTB accesses
+system.cpu.itb.fetch_hits 597989612 # ITB hits
+system.cpu.itb.fetch_misses 19 # ITB misses
+system.cpu.itb.fetch_acv 0 # ITB acv
+system.cpu.itb.fetch_accesses 597989631 # ITB accesses
+system.cpu.itb.read_hits 0 # DTB read hits
+system.cpu.itb.read_misses 0 # DTB read misses
+system.cpu.itb.read_acv 0 # DTB read access violations
+system.cpu.itb.read_accesses 0 # DTB read accesses
+system.cpu.itb.write_hits 0 # DTB write hits
+system.cpu.itb.write_misses 0 # DTB write misses
+system.cpu.itb.write_acv 0 # DTB write access violations
+system.cpu.itb.write_accesses 0 # DTB write accesses
+system.cpu.itb.data_hits 0 # DTB hits
+system.cpu.itb.data_misses 0 # DTB misses
+system.cpu.itb.data_acv 0 # DTB access violations
+system.cpu.itb.data_accesses 0 # DTB accesses
+system.cpu.workload.num_syscalls 29 # Number of system calls
+system.cpu.numCycles 2417555389 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.committedInsts 1826378509 # Number of instructions committed
+system.cpu.committedOps 1826378509 # Number of ops (including micro ops) committed
+system.cpu.discardedOps 51811935 # Number of ops (including micro ops) which were discarded before commit
+system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
+system.cpu.cpi 1.323688 # CPI: cycles per instruction
+system.cpu.ipc 0.755465 # IPC: instructions per cycle
+system.cpu.op_class_0::No_OpClass 83736345 4.58% 4.58% # Class of committed instruction
+system.cpu.op_class_0::IntAlu 1129914150 61.87% 66.45% # Class of committed instruction
+system.cpu.op_class_0::IntMult 75 0.00% 66.45% # Class of committed instruction
+system.cpu.op_class_0::IntDiv 0 0.00% 66.45% # Class of committed instruction
+system.cpu.op_class_0::FloatAdd 805244 0.04% 66.50% # Class of committed instruction
+system.cpu.op_class_0::FloatCmp 13 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::FloatCvt 100 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::FloatMult 11 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::FloatDiv 24 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::FloatSqrt 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdAdd 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdAddAcc 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdAlu 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdCmp 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdCvt 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdMisc 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdMult 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdMultAcc 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdShift 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdShiftAcc 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdSqrt 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatAdd 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatAlu 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatCmp 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatCvt 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatDiv 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatMisc 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatMult 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatMultAcc 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatSqrt 0 0.00% 66.50% # Class of committed instruction
+system.cpu.op_class_0::MemRead 449492741 24.61% 91.11% # Class of committed instruction
+system.cpu.op_class_0::MemWrite 162429806 8.89% 100.00% # Class of committed instruction
+system.cpu.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
+system.cpu.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
+system.cpu.op_class_0::total 1826378509 # Class of committed instruction
+system.cpu.tickCycles 2075251932 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 342303457 # Total number of cycles that the object has spent stopped
+system.cpu.dcache.tags.replacements 9121974 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4080.726355 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 601538856 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 9126070 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 65.914337 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 16821281500 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4080.726355 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.996271 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.996271 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 56 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 1562 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 2407 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::3 71 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 1231275880 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 1231275880 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 443056865 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 443056865 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 158481991 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 158481991 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 601538856 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 601538856 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 601538856 # number of overall hits
+system.cpu.dcache.overall_hits::total 601538856 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 7289538 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 7289538 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 2246511 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 2246511 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 9536049 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 9536049 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 9536049 # number of overall misses
+system.cpu.dcache.overall_misses::total 9536049 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 185480529000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 185480529000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 108417025500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 108417025500 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 293897554500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 293897554500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 293897554500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 293897554500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 450346403 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 450346403 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 160728502 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 160728502 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 611074905 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 611074905 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 611074905 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 611074905 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.016187 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.016187 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.013977 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.013977 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.015605 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.015605 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.015605 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.015605 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 25444.757816 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 25444.757816 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 48260.180119 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 48260.180119 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 30819.635522 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 30819.635522 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 30819.635522 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 30819.635522 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.dcache.writebacks::writebacks 3686603 # number of writebacks
+system.cpu.dcache.writebacks::total 3686603 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 50808 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 50808 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 359171 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 359171 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 409979 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 409979 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 409979 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 409979 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7238730 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 7238730 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1887340 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1887340 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 9126070 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 9126070 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 9126070 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 9126070 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 177011068000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 177011068000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 83258719000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 83258719000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 260269787000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 260269787000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 260269787000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 260269787000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.016074 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.016074 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.011742 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.011742 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.014934 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.014934 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.014934 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.014934 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 24453.332007 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 24453.332007 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 44114.319095 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 44114.319095 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28519.372194 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 28519.372194 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28519.372194 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 28519.372194 # average overall mshr miss latency
+system.cpu.icache.tags.replacements 3 # number of replacements
+system.cpu.icache.tags.tagsinuse 750.173547 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 597988654 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 958 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 624205.275574 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 750.173547 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.366296 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.366296 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 955 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 81 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 874 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.466309 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 1195980182 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 1195980182 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 597988654 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 597988654 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 597988654 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 597988654 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 597988654 # number of overall hits
+system.cpu.icache.overall_hits::total 597988654 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 958 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 958 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 958 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 958 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 958 # number of overall misses
+system.cpu.icache.overall_misses::total 958 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 76338000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 76338000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 76338000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 76338000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 76338000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 76338000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 597989612 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 597989612 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 597989612 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 597989612 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 597989612 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 597989612 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000002 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000002 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000002 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000002 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000002 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000002 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 79684.759916 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 79684.759916 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 79684.759916 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 79684.759916 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 79684.759916 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 79684.759916 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.icache.writebacks::writebacks 3 # number of writebacks
+system.cpu.icache.writebacks::total 3 # number of writebacks
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 958 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 958 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 958 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 958 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 958 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 958 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 75380000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 75380000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 75380000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 75380000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 75380000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 75380000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000002 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000002 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000002 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 78684.759916 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 78684.759916 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 78684.759916 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 78684.759916 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 78684.759916 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 78684.759916 # average overall mshr miss latency
+system.cpu.l2cache.tags.replacements 1920891 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 30765.315888 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 14409692 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 1950696 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 7.386949 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 89219766000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 14798.392410 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 42.817395 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 15924.106083 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.451611 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001307 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.485965 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.938883 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 29805 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 155 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 36 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1217 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 12865 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 15532 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.909576 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 149830076 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 149830076 # Number of data accesses
+system.cpu.l2cache.WritebackDirty_hits::writebacks 3686603 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackDirty_hits::total 3686603 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackClean_hits::writebacks 3 # number of WritebackClean hits
+system.cpu.l2cache.WritebackClean_hits::total 3 # number of WritebackClean hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 1106830 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 1106830 # number of ReadExReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 6066582 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 6066582 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.data 7173412 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 7173412 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.data 7173412 # number of overall hits
+system.cpu.l2cache.overall_hits::total 7173412 # number of overall hits
+system.cpu.l2cache.ReadExReq_misses::cpu.data 780510 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 780510 # number of ReadExReq misses
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 958 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 958 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 1172148 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 1172148 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 958 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 1952658 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 1953616 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 958 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 1952658 # number of overall misses
+system.cpu.l2cache.overall_misses::total 1953616 # number of overall misses
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 68734828000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 68734828000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 73941000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 73941000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 102426227000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 102426227000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 73941000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 171161055000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 171234996000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 73941000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 171161055000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 171234996000 # number of overall miss cycles
+system.cpu.l2cache.WritebackDirty_accesses::writebacks 3686603 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackDirty_accesses::total 3686603 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::writebacks 3 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::total 3 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1887340 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1887340 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 958 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 958 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 7238730 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 7238730 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 958 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 9126070 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 9127028 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 958 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 9126070 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 9127028 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.413550 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.413550 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 1 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 1 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.161927 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.161927 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.213965 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.214047 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.213965 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.214047 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 88063.994055 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 88063.994055 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 77182.672234 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 77182.672234 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 87383.356880 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 87383.356880 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 77182.672234 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 87655.418921 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 87650.283372 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 77182.672234 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 87655.418921 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 87650.283372 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.l2cache.writebacks::writebacks 1022139 # number of writebacks
+system.cpu.l2cache.writebacks::total 1022139 # number of writebacks
+system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 242 # number of CleanEvict MSHR misses
+system.cpu.l2cache.CleanEvict_mshr_misses::total 242 # number of CleanEvict MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 780510 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 780510 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 958 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 958 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 1172148 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 1172148 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 958 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 1952658 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 1953616 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 958 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 1952658 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 1953616 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 60929728000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 60929728000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 64361000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 64361000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 90704747000 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 90704747000 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 64361000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 151634475000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 151698836000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 64361000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 151634475000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 151698836000 # number of overall MSHR miss cycles
+system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
+system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.413550 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.413550 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 1 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.161927 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.161927 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.213965 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.214047 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.213965 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.214047 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 78063.994055 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 78063.994055 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 67182.672234 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 67182.672234 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 77383.356880 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 77383.356880 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 67182.672234 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 77655.418921 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 77650.283372 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 67182.672234 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 77655.418921 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 77650.283372 # average overall mshr miss latency
+system.cpu.toL2Bus.snoop_filter.tot_requests 18249005 # Total number of requests made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_requests 9121977 # Number of requests hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_snoops 1268 # Total number of snoops made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1268 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.cpu.toL2Bus.trans_dist::ReadResp 7239688 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackDirty 4708742 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackClean 3 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 6334123 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 1887340 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 1887340 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 958 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 7238730 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1919 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 27374114 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 27376033 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 61504 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 820011072 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 820072576 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 1920891 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 11047919 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 0.000115 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.010713 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 11046651 99.99% 99.99% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 1268 0.01% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 11047919 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 12811108500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 1437000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 13689105000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.utilization 1.1 # Layer utilization (%)
+system.membus.trans_dist::ReadResp 1173106 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 1022139 # Transaction distribution
+system.membus.trans_dist::CleanEvict 897726 # Transaction distribution
+system.membus.trans_dist::ReadExReq 780510 # Transaction distribution
+system.membus.trans_dist::ReadExResp 780510 # Transaction distribution
+system.membus.trans_dist::ReadSharedReq 1173106 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 5827097 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 5827097 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 190448320 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 190448320 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 3873481 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 3873481 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 3873481 # Request fanout histogram
+system.membus.reqLayer0.occupancy 8428417500 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 0.7 # Layer utilization (%)
+system.membus.respLayer1.occupancy 10685410500 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 0.9 # Layer utilization (%)
+
+---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
index e69de29bb..12610c445 100644
--- a/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
@@ -0,0 +1,1095 @@
+
+---------- Begin Simulation Statistics ----------
+sim_seconds 0.669588 # Number of seconds simulated
+sim_ticks 669587683000 # Number of ticks simulated
+final_tick 669587683000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_freq 1000000000000 # Frequency of simulated ticks
+host_inst_rate 147374 # Simulator instruction rate (inst/s)
+host_op_rate 147374 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 56841738 # Simulator tick rate (ticks/s)
+host_mem_usage 250296 # Number of bytes of host memory used
+host_seconds 11779.86 # Real time elapsed on the host
+sim_insts 1736043781 # Number of instructions simulated
+sim_ops 1736043781 # Number of ops (including micro ops) simulated
+system.voltage_domain.voltage 1 # Voltage in Volts
+system.clk_domain.clock 1000 # Clock period in ticks
+system.physmem.bytes_read::cpu.inst 60736 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 125489536 # Number of bytes read from this memory
+system.physmem.bytes_read::total 125550272 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 60736 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 60736 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 65555456 # Number of bytes written to this memory
+system.physmem.bytes_written::total 65555456 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 949 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1960774 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 1961723 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 1024304 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 1024304 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 90707 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 187413149 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 187503855 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 90707 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 90707 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 97904214 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 97904214 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 97904214 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 90707 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 187413149 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 285408070 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 1961723 # Number of read requests accepted
+system.physmem.writeReqs 1024304 # Number of write requests accepted
+system.physmem.readBursts 1961723 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 1024304 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 125465280 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 84992 # Total number of bytes read from write queue
+system.physmem.bytesWritten 65553920 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 125550272 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 65555456 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 1328 # Number of DRAM read bursts serviced by the write queue
+system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
+system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 118674 # Per bank write bursts
+system.physmem.perBankRdBursts::1 113905 # Per bank write bursts
+system.physmem.perBankRdBursts::2 116110 # Per bank write bursts
+system.physmem.perBankRdBursts::3 117640 # Per bank write bursts
+system.physmem.perBankRdBursts::4 117758 # Per bank write bursts
+system.physmem.perBankRdBursts::5 117504 # Per bank write bursts
+system.physmem.perBankRdBursts::6 119855 # Per bank write bursts
+system.physmem.perBankRdBursts::7 124644 # Per bank write bursts
+system.physmem.perBankRdBursts::8 127350 # Per bank write bursts
+system.physmem.perBankRdBursts::9 130115 # Per bank write bursts
+system.physmem.perBankRdBursts::10 128783 # Per bank write bursts
+system.physmem.perBankRdBursts::11 130505 # Per bank write bursts
+system.physmem.perBankRdBursts::12 126282 # Per bank write bursts
+system.physmem.perBankRdBursts::13 125429 # Per bank write bursts
+system.physmem.perBankRdBursts::14 122618 # Per bank write bursts
+system.physmem.perBankRdBursts::15 123223 # Per bank write bursts
+system.physmem.perBankWrBursts::0 61508 # Per bank write bursts
+system.physmem.perBankWrBursts::1 61766 # Per bank write bursts
+system.physmem.perBankWrBursts::2 60822 # Per bank write bursts
+system.physmem.perBankWrBursts::3 61512 # Per bank write bursts
+system.physmem.perBankWrBursts::4 61965 # Per bank write bursts
+system.physmem.perBankWrBursts::5 63432 # Per bank write bursts
+system.physmem.perBankWrBursts::6 64483 # Per bank write bursts
+system.physmem.perBankWrBursts::7 65996 # Per bank write bursts
+system.physmem.perBankWrBursts::8 65772 # Per bank write bursts
+system.physmem.perBankWrBursts::9 66160 # Per bank write bursts
+system.physmem.perBankWrBursts::10 65806 # Per bank write bursts
+system.physmem.perBankWrBursts::11 66084 # Per bank write bursts
+system.physmem.perBankWrBursts::12 64700 # Per bank write bursts
+system.physmem.perBankWrBursts::13 64663 # Per bank write bursts
+system.physmem.perBankWrBursts::14 65022 # Per bank write bursts
+system.physmem.perBankWrBursts::15 64589 # Per bank write bursts
+system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
+system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
+system.physmem.totGap 669587587500 # Total gap between requests
+system.physmem.readPktSize::0 0 # Read request sizes (log2)
+system.physmem.readPktSize::1 0 # Read request sizes (log2)
+system.physmem.readPktSize::2 0 # Read request sizes (log2)
+system.physmem.readPktSize::3 0 # Read request sizes (log2)
+system.physmem.readPktSize::4 0 # Read request sizes (log2)
+system.physmem.readPktSize::5 0 # Read request sizes (log2)
+system.physmem.readPktSize::6 1961723 # Read request sizes (log2)
+system.physmem.writePktSize::0 0 # Write request sizes (log2)
+system.physmem.writePktSize::1 0 # Write request sizes (log2)
+system.physmem.writePktSize::2 0 # Write request sizes (log2)
+system.physmem.writePktSize::3 0 # Write request sizes (log2)
+system.physmem.writePktSize::4 0 # Write request sizes (log2)
+system.physmem.writePktSize::5 0 # Write request sizes (log2)
+system.physmem.writePktSize::6 1024304 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 1618543 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 241060 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 69851 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 30927 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 13 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 26257 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 27847 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 49475 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 56829 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 59490 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 60645 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 60944 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 61173 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 61265 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 61375 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 61421 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 61570 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 62336 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 63644 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 65120 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 62738 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 61667 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 60239 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 191 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 38 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 4 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
+system.physmem.bytesPerActivate::samples 1769781 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 107.933083 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 82.950192 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 137.486388 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 1375005 77.69% 77.69% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 271238 15.33% 93.02% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 53445 3.02% 96.04% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 21262 1.20% 97.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 12891 0.73% 97.97% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 6578 0.37% 98.34% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 4909 0.28% 98.62% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 3869 0.22% 98.84% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 20584 1.16% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 1769781 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 60104 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 32.614784 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 150.080179 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-511 59932 99.71% 99.71% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::512-1023 127 0.21% 99.93% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1024-1535 10 0.02% 99.94% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1536-2047 7 0.01% 99.95% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2048-2559 8 0.01% 99.97% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2560-3071 4 0.01% 99.97% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::3072-3583 3 0.00% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::3584-4095 1 0.00% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::4096-4607 2 0.00% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::4608-5119 3 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::6656-7167 1 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::8704-9215 1 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::9216-9727 1 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::10240-10751 1 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::11776-12287 1 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::14848-15359 2 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::total 60104 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 60104 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 17.041794 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.999820 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 1.231211 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 31815 52.93% 52.93% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 1444 2.40% 55.34% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 21085 35.08% 90.42% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 4727 7.86% 98.28% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 762 1.27% 99.55% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 188 0.31% 99.86% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 35 0.06% 99.92% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 13 0.02% 99.94% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::24 6 0.01% 99.95% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::25 1 0.00% 99.95% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::26 5 0.01% 99.96% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::27 2 0.00% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::28 1 0.00% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::30 1 0.00% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::31 1 0.00% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::32 3 0.00% 99.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::33 2 0.00% 99.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::34 2 0.00% 99.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::35 1 0.00% 99.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::36 2 0.00% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::37 1 0.00% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::38 3 0.00% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::39 1 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::40 1 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::41 1 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::42 1 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 60104 # Writes before turning the bus around for reads
+system.physmem.totQLat 40549512750 # Total ticks spent queuing
+system.physmem.totMemAccLat 77306919000 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 9801975000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 20684.36 # Average queueing delay per DRAM burst
+system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
+system.physmem.avgMemAccLat 39434.36 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 187.38 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 97.90 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 187.50 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 97.90 # Average system write bandwidth in MiByte/s
+system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
+system.physmem.busUtil 2.23 # Data bus utilization in percentage
+system.physmem.busUtilRead 1.46 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 0.76 # Data bus utilization in percentage for writes
+system.physmem.avgRdQLen 1.10 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 24.98 # Average write queue length when enqueuing
+system.physmem.readRowHits 792652 # Number of row buffer hits during reads
+system.physmem.writeRowHits 422237 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 40.43 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 41.22 # Row buffer hit rate for writes
+system.physmem.avgGap 224240.30 # Average gap between requests
+system.physmem.pageHitRate 40.70 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 6484506840 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 3538173375 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 7379478600 # Energy for read commands per rank (pJ)
+system.physmem_0.writeEnergy 3249616320 # Energy for write commands per rank (pJ)
+system.physmem_0.refreshEnergy 43734125760 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 304395031755 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 134738783250 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 503519715900 # Total energy per rank (pJ)
+system.physmem_0.averagePower 751.985934 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 222173701250 # Time in different power states
+system.physmem_0.memoryStateTime::REF 22358960000 # Time in different power states
+system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 425054234250 # Time in different power states
+system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
+system.physmem_1.actEnergy 6895022400 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 3762165000 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 7911430800 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 3387718080 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 43734125760 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 311120339490 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 128839390500 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 505650192030 # Total energy per rank (pJ)
+system.physmem_1.averagePower 755.167712 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 212315780250 # Time in different power states
+system.physmem_1.memoryStateTime::REF 22358960000 # Time in different power states
+system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 434911888500 # Time in different power states
+system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
+system.cpu.branchPred.lookups 409349783 # Number of BP lookups
+system.cpu.branchPred.condPredicted 318159413 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 15962959 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 282310323 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 278567233 # Number of BTB hits
+system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
+system.cpu.branchPred.BTBHitPct 98.674122 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 26172089 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 47 # Number of incorrect RAS predictions.
+system.cpu.branchPred.indirectLookups 12632 # Number of indirect predictor lookups.
+system.cpu.branchPred.indirectHits 1004 # Number of indirect target hits.
+system.cpu.branchPred.indirectMisses 11628 # Number of indirect misses.
+system.cpu.branchPredindirectMispredicted 76 # Number of mispredicted indirect branches.
+system.cpu_clk_domain.clock 500 # Clock period in ticks
+system.cpu.dtb.fetch_hits 0 # ITB hits
+system.cpu.dtb.fetch_misses 0 # ITB misses
+system.cpu.dtb.fetch_acv 0 # ITB acv
+system.cpu.dtb.fetch_accesses 0 # ITB accesses
+system.cpu.dtb.read_hits 644930756 # DTB read hits
+system.cpu.dtb.read_misses 12159240 # DTB read misses
+system.cpu.dtb.read_acv 0 # DTB read access violations
+system.cpu.dtb.read_accesses 657089996 # DTB read accesses
+system.cpu.dtb.write_hits 218090963 # DTB write hits
+system.cpu.dtb.write_misses 7511655 # DTB write misses
+system.cpu.dtb.write_acv 0 # DTB write access violations
+system.cpu.dtb.write_accesses 225602618 # DTB write accesses
+system.cpu.dtb.data_hits 863021719 # DTB hits
+system.cpu.dtb.data_misses 19670895 # DTB misses
+system.cpu.dtb.data_acv 0 # DTB access violations
+system.cpu.dtb.data_accesses 882692614 # DTB accesses
+system.cpu.itb.fetch_hits 420612911 # ITB hits
+system.cpu.itb.fetch_misses 37 # ITB misses
+system.cpu.itb.fetch_acv 0 # ITB acv
+system.cpu.itb.fetch_accesses 420612948 # ITB accesses
+system.cpu.itb.read_hits 0 # DTB read hits
+system.cpu.itb.read_misses 0 # DTB read misses
+system.cpu.itb.read_acv 0 # DTB read access violations
+system.cpu.itb.read_accesses 0 # DTB read accesses
+system.cpu.itb.write_hits 0 # DTB write hits
+system.cpu.itb.write_misses 0 # DTB write misses
+system.cpu.itb.write_acv 0 # DTB write access violations
+system.cpu.itb.write_accesses 0 # DTB write accesses
+system.cpu.itb.data_hits 0 # DTB hits
+system.cpu.itb.data_misses 0 # DTB misses
+system.cpu.itb.data_acv 0 # DTB access violations
+system.cpu.itb.data_accesses 0 # DTB accesses
+system.cpu.workload.num_syscalls 29 # Number of system calls
+system.cpu.numCycles 1339175367 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.fetch.icacheStallCycles 431750962 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 3410040939 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 409349783 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 304740326 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 884658040 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 45380368 # Number of cycles fetch has spent squashing
+system.cpu.fetch.MiscStallCycles 25 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 1660 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 9 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 420612911 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 8286314 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 1339100880 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.546515 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.150664 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 714090223 53.33% 53.33% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 47658538 3.56% 56.89% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 24213511 1.81% 58.69% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 45104764 3.37% 62.06% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 142790793 10.66% 72.72% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 65948937 4.92% 77.65% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 43596223 3.26% 80.91% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 29427236 2.20% 83.10% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 226270655 16.90% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::total 1339100880 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.305673 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.546374 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 353769972 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 403619551 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 524217734 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 34804152 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 22689471 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 62026814 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 760 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 3256105292 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 2070 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 22689471 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 372006695 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 212568628 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 7422 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 537155412 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 194673252 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 3173749438 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 1811256 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 20472342 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 148588016 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 30888023 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 2371822708 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 4117670877 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 4117534302 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 136574 # Number of floating rename lookups
+system.cpu.rename.CommittedMaps 1376202963 # Number of HB maps that are committed
+system.cpu.rename.UndoneMaps 995619745 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 151 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 149 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 99632674 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 717246724 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 272457234 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 90451892 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 58631522 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 2884174304 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 130 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 2620036143 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 1544818 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 1148130652 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 502718906 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 101 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 1339100880 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.956564 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 2.148176 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 535608565 40.00% 40.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 169639715 12.67% 52.67% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 157955882 11.80% 64.46% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 149207498 11.14% 75.60% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 126008488 9.41% 85.01% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 84159132 6.28% 91.30% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 68020206 5.08% 96.38% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 34099830 2.55% 98.92% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 14401564 1.08% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 1339100880 # Number of insts issued each cycle
+system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 13158046 35.85% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 35.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 18960543 51.65% 87.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 4589272 12.50% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
+system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 1716921702 65.53% 65.53% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 112 0.00% 65.53% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.53% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 896133 0.03% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 22 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 165 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 32 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 26 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 671538399 25.63% 91.20% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 230679552 8.80% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::total 2620036143 # Type of FU issued
+system.cpu.iq.rate 1.956455 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 36707861 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.014010 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 6615486651 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 4031199558 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 2518604332 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 1939194 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 1248781 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 886609 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 2655777108 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 966896 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 69396468 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
+system.cpu.iew.lsq.thread0.squashedLoads 272651061 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 372885 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 145563 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 111728732 # Number of stores squashed
+system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
+system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
+system.cpu.iew.lsq.thread0.rescheduledLoads 286 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 6308614 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
+system.cpu.iew.iewSquashCycles 22689471 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 149827283 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 21278630 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 3035173177 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 6594541 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 717246724 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 272457234 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 130 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 801857 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 20733670 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 145563 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 10633550 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 8701156 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 19334706 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 2574881369 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 657090005 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 45154774 # Number of squashed instructions skipped in execute
+system.cpu.iew.exec_swp 0 # number of swp insts executed
+system.cpu.iew.exec_nop 150998743 # number of nop insts executed
+system.cpu.iew.exec_refs 882692691 # number of memory reference insts executed
+system.cpu.iew.exec_branches 315484112 # Number of branches executed
+system.cpu.iew.exec_stores 225602686 # Number of stores executed
+system.cpu.iew.exec_rate 1.922737 # Inst execution rate
+system.cpu.iew.wb_sent 2549313271 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 2519490941 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 1487485532 # num instructions producing a value
+system.cpu.iew.wb_consumers 1918368513 # num instructions consuming a value
+system.cpu.iew.wb_rate 1.881375 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.775391 # average fanout of values written-back
+system.cpu.commit.commitSquashedInsts 998632615 # The number of squashed insts skipped by commit
+system.cpu.commit.commitNonSpecStalls 29 # The number of times commit has been forced to stall to communicate backwards
+system.cpu.commit.branchMispredicts 15962246 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 1201120469 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.515069 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.548329 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 712379439 59.31% 59.31% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 159650119 13.29% 72.60% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 79517213 6.62% 79.22% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 52024602 4.33% 83.55% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 28479101 2.37% 85.92% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 19489140 1.62% 87.55% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 19970906 1.66% 89.21% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 23045357 1.92% 91.13% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 106564592 8.87% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 1201120469 # Number of insts commited each cycle
+system.cpu.commit.committedInsts 1819780126 # Number of instructions committed
+system.cpu.commit.committedOps 1819780126 # Number of ops (including micro ops) committed
+system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
+system.cpu.commit.refs 605324165 # Number of memory references committed
+system.cpu.commit.loads 444595663 # Number of loads committed
+system.cpu.commit.membars 0 # Number of memory barriers committed
+system.cpu.commit.branches 214632552 # Number of branches committed
+system.cpu.commit.fp_insts 805525 # Number of committed floating point instructions.
+system.cpu.commit.int_insts 1718967519 # Number of committed integer instructions.
+system.cpu.commit.function_calls 16767440 # Number of function calls committed.
+system.cpu.commit.op_class_0::No_OpClass 83736345 4.60% 4.60% # Class of committed instruction
+system.cpu.commit.op_class_0::IntAlu 1129914149 62.09% 66.69% # Class of committed instruction
+system.cpu.commit.op_class_0::IntMult 75 0.00% 66.69% # Class of committed instruction
+system.cpu.commit.op_class_0::IntDiv 0 0.00% 66.69% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatAdd 805244 0.04% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatCmp 13 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatCvt 100 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatMult 11 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatDiv 24 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdAdd 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdAlu 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdCmp 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdCvt 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdMisc 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdMult 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdShift 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::MemRead 444595663 24.43% 91.17% # Class of committed instruction
+system.cpu.commit.op_class_0::MemWrite 160728502 8.83% 100.00% # Class of committed instruction
+system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
+system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
+system.cpu.commit.op_class_0::total 1819780126 # Class of committed instruction
+system.cpu.commit.bw_lim_events 106564592 # number cycles where commit BW limit reached
+system.cpu.rob.rob_reads 3827189418 # The number of ROB reads
+system.cpu.rob.rob_writes 5774940551 # The number of ROB writes
+system.cpu.timesIdled 705 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 74487 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.committedInsts 1736043781 # Number of Instructions Simulated
+system.cpu.committedOps 1736043781 # Number of Ops (including micro ops) Simulated
+system.cpu.cpi 0.771395 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.771395 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.296353 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.296353 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 3463571137 # number of integer regfile reads
+system.cpu.int_regfile_writes 2019338951 # number of integer regfile writes
+system.cpu.fp_regfile_reads 39668 # number of floating regfile reads
+system.cpu.fp_regfile_writes 612 # number of floating regfile writes
+system.cpu.misc_regfile_reads 25 # number of misc regfile reads
+system.cpu.misc_regfile_writes 1 # number of misc regfile writes
+system.cpu.dcache.tags.replacements 9207202 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4087.451175 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 712346624 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 9211298 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 77.334011 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 5127954500 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4087.451175 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.997913 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.997913 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 699 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 2968 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 425 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::3 4 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 1470154674 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 1470154674 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 556848448 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 556848448 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 155498172 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 155498172 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 4 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 4 # number of LoadLockedReq hits
+system.cpu.dcache.demand_hits::cpu.data 712346620 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 712346620 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 712346620 # number of overall hits
+system.cpu.dcache.overall_hits::total 712346620 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 12894733 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 12894733 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 5230330 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 5230330 # number of WriteReq misses
+system.cpu.dcache.LoadLockedReq_misses::cpu.data 1 # number of LoadLockedReq misses
+system.cpu.dcache.LoadLockedReq_misses::total 1 # number of LoadLockedReq misses
+system.cpu.dcache.demand_misses::cpu.data 18125063 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 18125063 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 18125063 # number of overall misses
+system.cpu.dcache.overall_misses::total 18125063 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 412093066500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 412093066500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 315139193599 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 315139193599 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 85500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 85500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 727232260099 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 727232260099 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 727232260099 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 727232260099 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 569743181 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 569743181 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 160728502 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 160728502 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 5 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 5 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 730471683 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 730471683 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 730471683 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 730471683 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.022633 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.022633 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.032541 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.032541 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.200000 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.200000 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.024813 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.024813 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.024813 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.024813 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 31958.247332 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 31958.247332 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 60252.258194 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 60252.258194 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 85500 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 85500 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 40123.019716 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 40123.019716 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 40123.019716 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 40123.019716 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 15672953 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 9573691 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 1104455 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 68040 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 14.190667 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 140.706805 # average number of cycles each access was blocked
+system.cpu.dcache.writebacks::writebacks 3727750 # number of writebacks
+system.cpu.dcache.writebacks::total 3727750 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 5562625 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 5562625 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 3351141 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 3351141 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 8913766 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 8913766 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 8913766 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 8913766 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7332108 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 7332108 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1879189 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1879189 # number of WriteReq MSHR misses
+system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 1 # number of LoadLockedReq MSHR misses
+system.cpu.dcache.LoadLockedReq_mshr_misses::total 1 # number of LoadLockedReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 9211297 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 9211297 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 9211297 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 9211297 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 182971511500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 182971511500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 84313777567 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 84313777567 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 84500 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 84500 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 267285289067 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 267285289067 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 267285289067 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 267285289067 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.012869 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.012869 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.011692 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.011692 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.200000 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.200000 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.012610 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.012610 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.012610 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.012610 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 24954.830384 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 24954.830384 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 44867.108932 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 44867.108932 # average WriteReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 84500 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 84500 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 29017.117684 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 29017.117684 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 29017.117684 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 29017.117684 # average overall mshr miss latency
+system.cpu.icache.tags.replacements 1 # number of replacements
+system.cpu.icache.tags.tagsinuse 753.790798 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 420611422 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 949 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 443215.407798 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 753.790798 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.368062 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.368062 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 948 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 64 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 2 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 882 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.462891 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 841226771 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 841226771 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 420611422 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 420611422 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 420611422 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 420611422 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 420611422 # number of overall hits
+system.cpu.icache.overall_hits::total 420611422 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1489 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1489 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1489 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1489 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1489 # number of overall misses
+system.cpu.icache.overall_misses::total 1489 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 114620499 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 114620499 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 114620499 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 114620499 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 114620499 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 114620499 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 420612911 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 420612911 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 420612911 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 420612911 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 420612911 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 420612911 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000004 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000004 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000004 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000004 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000004 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000004 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 76978.172599 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 76978.172599 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 76978.172599 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 76978.172599 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 76978.172599 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 76978.172599 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 274 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 4 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 68.500000 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.icache.writebacks::writebacks 1 # number of writebacks
+system.cpu.icache.writebacks::total 1 # number of writebacks
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 540 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 540 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 540 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 540 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 540 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 540 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 949 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 949 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 949 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 949 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 949 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 949 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 79774499 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 79774499 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 79774499 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 79774499 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 79774499 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 79774499 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000002 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000002 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000002 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 84061.642782 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 84061.642782 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 84061.642782 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 84061.642782 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 84061.642782 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 84061.642782 # average overall mshr miss latency
+system.cpu.l2cache.tags.replacements 1929018 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 31408.626842 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 14580161 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 1958805 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 7.443396 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 28140218000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 14352.619403 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 25.692409 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 17030.315030 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.438007 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000784 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.519724 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.958515 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 29787 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 157 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 977 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 615 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 17550 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 10488 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.909027 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 151193610 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 151193610 # Number of data accesses
+system.cpu.l2cache.WritebackDirty_hits::writebacks 3727750 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackDirty_hits::total 3727750 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackClean_hits::writebacks 1 # number of WritebackClean hits
+system.cpu.l2cache.WritebackClean_hits::total 1 # number of WritebackClean hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 1106786 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 1106786 # number of ReadExReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 6143738 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 6143738 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.data 7250524 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 7250524 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.data 7250524 # number of overall hits
+system.cpu.l2cache.overall_hits::total 7250524 # number of overall hits
+system.cpu.l2cache.ReadExReq_misses::cpu.data 772419 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 772419 # number of ReadExReq misses
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 949 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 949 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 1188355 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 1188355 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 949 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 1960774 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 1961723 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 949 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 1960774 # number of overall misses
+system.cpu.l2cache.overall_misses::total 1961723 # number of overall misses
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 69313632000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 69313632000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 78342500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 78342500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 106514273500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 106514273500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 78342500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 175827905500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 175906248000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 78342500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 175827905500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 175906248000 # number of overall miss cycles
+system.cpu.l2cache.WritebackDirty_accesses::writebacks 3727750 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackDirty_accesses::total 3727750 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::writebacks 1 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::total 1 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1879205 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1879205 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 949 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 949 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 7332093 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 7332093 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 949 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 9211298 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 9212247 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 949 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 9211298 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 9212247 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.411035 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.411035 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 1 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 1 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.162076 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.162076 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.212866 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.212947 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.212866 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.212947 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 89735.793656 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 89735.793656 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 82552.687039 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 82552.687039 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 89631.695495 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 89631.695495 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 82552.687039 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 89672.703483 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 89669.259116 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 82552.687039 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 89672.703483 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 89669.259116 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.l2cache.writebacks::writebacks 1024304 # number of writebacks
+system.cpu.l2cache.writebacks::total 1024304 # number of writebacks
+system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 240 # number of CleanEvict MSHR misses
+system.cpu.l2cache.CleanEvict_mshr_misses::total 240 # number of CleanEvict MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 772419 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 772419 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 949 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 949 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 1188355 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 1188355 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 949 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 1960774 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 1961723 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 949 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 1960774 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 1961723 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 61589442000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 61589442000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 68852500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 68852500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 94630723500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 94630723500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 68852500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 156220165500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 156289018000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 68852500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 156220165500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 156289018000 # number of overall MSHR miss cycles
+system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
+system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.411035 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.411035 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 1 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.162076 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.162076 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.212866 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.212947 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.212866 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.212947 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 79735.793656 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 79735.793656 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 72552.687039 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 72552.687039 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 79631.695495 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 79631.695495 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 72552.687039 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 79672.703483 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 79669.259116 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 72552.687039 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 79672.703483 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 79669.259116 # average overall mshr miss latency
+system.cpu.toL2Bus.snoop_filter.tot_requests 18419450 # Total number of requests made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_requests 9207203 # Number of requests hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_snoops 1275 # Total number of snoops made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1275 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.cpu.toL2Bus.trans_dist::ReadResp 7333042 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackDirty 4752054 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackClean 1 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 6384166 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 1879205 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 1879205 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 949 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 7332093 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1899 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 27629798 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 27631697 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 60800 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 828099072 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 828159872 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 1929018 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 11141265 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 0.000114 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.010697 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 11139990 99.99% 99.99% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 1275 0.01% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 11141265 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 12937476000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 1.9 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 1423999 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 13816947000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.utilization 2.1 # Layer utilization (%)
+system.membus.trans_dist::ReadResp 1189304 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 1024304 # Transaction distribution
+system.membus.trans_dist::CleanEvict 903679 # Transaction distribution
+system.membus.trans_dist::ReadExReq 772419 # Transaction distribution
+system.membus.trans_dist::ReadExResp 772419 # Transaction distribution
+system.membus.trans_dist::ReadSharedReq 1189304 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 5851429 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 5851429 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 191105728 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 191105728 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 3889706 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 3889706 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 3889706 # Request fanout histogram
+system.membus.reqLayer0.occupancy 8475680000 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 1.3 # Layer utilization (%)
+system.membus.respLayer1.occupancy 10684396000 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 1.6 # Layer utilization (%)
+
+---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/alpha/tru64/simple-atomic/stats.txt b/tests/long/se/60.bzip2/ref/alpha/tru64/simple-atomic/stats.txt
index e69de29bb..01aa62af6 100644
--- a/tests/long/se/60.bzip2/ref/alpha/tru64/simple-atomic/stats.txt
+++ b/tests/long/se/60.bzip2/ref/alpha/tru64/simple-atomic/stats.txt
@@ -0,0 +1,152 @@
+
+---------- Begin Simulation Statistics ----------
+sim_seconds 0.913189 # Number of seconds simulated
+sim_ticks 913189263000 # Number of ticks simulated
+final_tick 913189263000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_freq 1000000000000 # Frequency of simulated ticks
+host_inst_rate 1469307 # Simulator instruction rate (inst/s)
+host_op_rate 1469307 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 737317476 # Simulator tick rate (ticks/s)
+host_mem_usage 238516 # Number of bytes of host memory used
+host_seconds 1238.53 # Real time elapsed on the host
+sim_insts 1819780127 # Number of instructions simulated
+sim_ops 1819780127 # Number of ops (including micro ops) simulated
+system.voltage_domain.voltage 1 # Voltage in Volts
+system.clk_domain.clock 1000 # Clock period in ticks
+system.physmem.bytes_read::cpu.inst 7305514036 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 1974795935 # Number of bytes read from this memory
+system.physmem.bytes_read::total 9280309971 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 7305514036 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 7305514036 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::cpu.data 827777307 # Number of bytes written to this memory
+system.physmem.bytes_written::total 827777307 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 1826378509 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 444595663 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 2270974172 # Number of read requests responded to by this memory
+system.physmem.num_writes::cpu.data 160728502 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 160728502 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 7999999926 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 2162526450 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 10162526375 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 7999999926 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 7999999926 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::cpu.data 906468506 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 906468506 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 7999999926 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 3068994956 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 11068994882 # Total bandwidth to/from this memory (bytes/s)
+system.cpu_clk_domain.clock 500 # Clock period in ticks
+system.cpu.dtb.fetch_hits 0 # ITB hits
+system.cpu.dtb.fetch_misses 0 # ITB misses
+system.cpu.dtb.fetch_acv 0 # ITB acv
+system.cpu.dtb.fetch_accesses 0 # ITB accesses
+system.cpu.dtb.read_hits 444595663 # DTB read hits
+system.cpu.dtb.read_misses 4897078 # DTB read misses
+system.cpu.dtb.read_acv 0 # DTB read access violations
+system.cpu.dtb.read_accesses 449492741 # DTB read accesses
+system.cpu.dtb.write_hits 160728502 # DTB write hits
+system.cpu.dtb.write_misses 1701304 # DTB write misses
+system.cpu.dtb.write_acv 0 # DTB write access violations
+system.cpu.dtb.write_accesses 162429806 # DTB write accesses
+system.cpu.dtb.data_hits 605324165 # DTB hits
+system.cpu.dtb.data_misses 6598382 # DTB misses
+system.cpu.dtb.data_acv 0 # DTB access violations
+system.cpu.dtb.data_accesses 611922547 # DTB accesses
+system.cpu.itb.fetch_hits 1826378509 # ITB hits
+system.cpu.itb.fetch_misses 18 # ITB misses
+system.cpu.itb.fetch_acv 0 # ITB acv
+system.cpu.itb.fetch_accesses 1826378527 # ITB accesses
+system.cpu.itb.read_hits 0 # DTB read hits
+system.cpu.itb.read_misses 0 # DTB read misses
+system.cpu.itb.read_acv 0 # DTB read access violations
+system.cpu.itb.read_accesses 0 # DTB read accesses
+system.cpu.itb.write_hits 0 # DTB write hits
+system.cpu.itb.write_misses 0 # DTB write misses
+system.cpu.itb.write_acv 0 # DTB write access violations
+system.cpu.itb.write_accesses 0 # DTB write accesses
+system.cpu.itb.data_hits 0 # DTB hits
+system.cpu.itb.data_misses 0 # DTB misses
+system.cpu.itb.data_acv 0 # DTB access violations
+system.cpu.itb.data_accesses 0 # DTB accesses
+system.cpu.workload.num_syscalls 29 # Number of system calls
+system.cpu.numCycles 1826378527 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.committedInsts 1819780127 # Number of instructions committed
+system.cpu.committedOps 1819780127 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 1725565901 # Number of integer alu accesses
+system.cpu.num_fp_alu_accesses 805526 # Number of float alu accesses
+system.cpu.num_func_calls 33534877 # number of times a function call or return occured
+system.cpu.num_conditional_control_insts 164021647 # number of instructions that are conditional controls
+system.cpu.num_int_insts 1725565901 # number of integer instructions
+system.cpu.num_fp_insts 805526 # number of float instructions
+system.cpu.num_int_register_reads 2347934659 # number of times the integer registers were read
+system.cpu.num_int_register_writes 1376202618 # number of times the integer registers were written
+system.cpu.num_fp_register_reads 357 # number of times the floating registers were read
+system.cpu.num_fp_register_writes 345 # number of times the floating registers were written
+system.cpu.num_mem_refs 611922547 # number of memory refs
+system.cpu.num_load_insts 449492741 # Number of load instructions
+system.cpu.num_store_insts 162429806 # Number of store instructions
+system.cpu.num_idle_cycles 0 # Number of idle cycles
+system.cpu.num_busy_cycles 1826378527 # Number of busy cycles
+system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0 # Percentage of idle cycles
+system.cpu.Branches 214632552 # Number of branches fetched
+system.cpu.op_class::No_OpClass 83736345 4.58% 4.58% # Class of executed instruction
+system.cpu.op_class::IntAlu 1129914150 61.87% 66.45% # Class of executed instruction
+system.cpu.op_class::IntMult 75 0.00% 66.45% # Class of executed instruction
+system.cpu.op_class::IntDiv 0 0.00% 66.45% # Class of executed instruction
+system.cpu.op_class::FloatAdd 805244 0.04% 66.50% # Class of executed instruction
+system.cpu.op_class::FloatCmp 13 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::FloatCvt 100 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::FloatMult 11 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::FloatDiv 24 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::FloatSqrt 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdAdd 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdAddAcc 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdAlu 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdCmp 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdCvt 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdMisc 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdMult 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdMultAcc 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdShift 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdShiftAcc 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdSqrt 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatAdd 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatAlu 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatCmp 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatCvt 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatDiv 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatMisc 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatMult 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatMultAcc 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatSqrt 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::MemRead 449492741 24.61% 91.11% # Class of executed instruction
+system.cpu.op_class::MemWrite 162429806 8.89% 100.00% # Class of executed instruction
+system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::total 1826378509 # Class of executed instruction
+system.membus.trans_dist::ReadReq 2270974172 # Transaction distribution
+system.membus.trans_dist::ReadResp 2270974172 # Transaction distribution
+system.membus.trans_dist::WriteReq 160728502 # Transaction distribution
+system.membus.trans_dist::WriteResp 160728502 # Transaction distribution
+system.membus.pkt_count_system.cpu.icache_port::system.physmem.port 3652757018 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.dcache_port::system.physmem.port 1210648330 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 4863405348 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.icache_port::system.physmem.port 7305514036 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.dcache_port::system.physmem.port 2802573242 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 10108087278 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 2431702674 # Request fanout histogram
+system.membus.snoop_fanout::mean 0.751070 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0.432393 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 605324165 24.89% 24.89% # Request fanout histogram
+system.membus.snoop_fanout::1 1826378509 75.11% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 1 # Request fanout histogram
+system.membus.snoop_fanout::total 2431702674 # Request fanout histogram
+
+---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/alpha/tru64/simple-timing/stats.txt b/tests/long/se/60.bzip2/ref/alpha/tru64/simple-timing/stats.txt
index e69de29bb..e31f2fa37 100644
--- a/tests/long/se/60.bzip2/ref/alpha/tru64/simple-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/alpha/tru64/simple-timing/stats.txt
@@ -0,0 +1,543 @@
+
+---------- Begin Simulation Statistics ----------
+sim_seconds 2.636720 # Number of seconds simulated
+sim_ticks 2636719559500 # Number of ticks simulated
+final_tick 2636719559500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_freq 1000000000000 # Frequency of simulated ticks
+host_inst_rate 874013 # Simulator instruction rate (inst/s)
+host_op_rate 874013 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1266376533 # Simulator tick rate (ticks/s)
+host_mem_usage 247480 # Number of bytes of host memory used
+host_seconds 2082.10 # Real time elapsed on the host
+sim_insts 1819780127 # Number of instructions simulated
+sim_ops 1819780127 # Number of ops (including micro ops) simulated
+system.voltage_domain.voltage 1 # Voltage in Volts
+system.clk_domain.clock 1000 # Clock period in ticks
+system.physmem.bytes_read::cpu.inst 51328 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 124892160 # Number of bytes read from this memory
+system.physmem.bytes_read::total 124943488 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 51328 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 51328 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 65405568 # Number of bytes written to this memory
+system.physmem.bytes_written::total 65405568 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 802 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1951440 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 1952242 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 1021962 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 1021962 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 19467 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 47366494 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 47385960 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 19467 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 19467 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 24805660 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 24805660 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 24805660 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 19467 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 47366494 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 72191620 # Total bandwidth to/from this memory (bytes/s)
+system.cpu_clk_domain.clock 500 # Clock period in ticks
+system.cpu.dtb.fetch_hits 0 # ITB hits
+system.cpu.dtb.fetch_misses 0 # ITB misses
+system.cpu.dtb.fetch_acv 0 # ITB acv
+system.cpu.dtb.fetch_accesses 0 # ITB accesses
+system.cpu.dtb.read_hits 444595663 # DTB read hits
+system.cpu.dtb.read_misses 4897078 # DTB read misses
+system.cpu.dtb.read_acv 0 # DTB read access violations
+system.cpu.dtb.read_accesses 449492741 # DTB read accesses
+system.cpu.dtb.write_hits 160728502 # DTB write hits
+system.cpu.dtb.write_misses 1701304 # DTB write misses
+system.cpu.dtb.write_acv 0 # DTB write access violations
+system.cpu.dtb.write_accesses 162429806 # DTB write accesses
+system.cpu.dtb.data_hits 605324165 # DTB hits
+system.cpu.dtb.data_misses 6598382 # DTB misses
+system.cpu.dtb.data_acv 0 # DTB access violations
+system.cpu.dtb.data_accesses 611922547 # DTB accesses
+system.cpu.itb.fetch_hits 1826378510 # ITB hits
+system.cpu.itb.fetch_misses 18 # ITB misses
+system.cpu.itb.fetch_acv 0 # ITB acv
+system.cpu.itb.fetch_accesses 1826378528 # ITB accesses
+system.cpu.itb.read_hits 0 # DTB read hits
+system.cpu.itb.read_misses 0 # DTB read misses
+system.cpu.itb.read_acv 0 # DTB read access violations
+system.cpu.itb.read_accesses 0 # DTB read accesses
+system.cpu.itb.write_hits 0 # DTB write hits
+system.cpu.itb.write_misses 0 # DTB write misses
+system.cpu.itb.write_acv 0 # DTB write access violations
+system.cpu.itb.write_accesses 0 # DTB write accesses
+system.cpu.itb.data_hits 0 # DTB hits
+system.cpu.itb.data_misses 0 # DTB misses
+system.cpu.itb.data_acv 0 # DTB access violations
+system.cpu.itb.data_accesses 0 # DTB accesses
+system.cpu.workload.num_syscalls 29 # Number of system calls
+system.cpu.numCycles 5273439119 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.committedInsts 1819780127 # Number of instructions committed
+system.cpu.committedOps 1819780127 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 1725565901 # Number of integer alu accesses
+system.cpu.num_fp_alu_accesses 805526 # Number of float alu accesses
+system.cpu.num_func_calls 33534877 # number of times a function call or return occured
+system.cpu.num_conditional_control_insts 164021647 # number of instructions that are conditional controls
+system.cpu.num_int_insts 1725565901 # number of integer instructions
+system.cpu.num_fp_insts 805526 # number of float instructions
+system.cpu.num_int_register_reads 2347934659 # number of times the integer registers were read
+system.cpu.num_int_register_writes 1376202618 # number of times the integer registers were written
+system.cpu.num_fp_register_reads 357 # number of times the floating registers were read
+system.cpu.num_fp_register_writes 345 # number of times the floating registers were written
+system.cpu.num_mem_refs 611922547 # number of memory refs
+system.cpu.num_load_insts 449492741 # Number of load instructions
+system.cpu.num_store_insts 162429806 # Number of store instructions
+system.cpu.num_idle_cycles 0 # Number of idle cycles
+system.cpu.num_busy_cycles 5273439119 # Number of busy cycles
+system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0 # Percentage of idle cycles
+system.cpu.Branches 214632552 # Number of branches fetched
+system.cpu.op_class::No_OpClass 83736345 4.58% 4.58% # Class of executed instruction
+system.cpu.op_class::IntAlu 1129914150 61.87% 66.45% # Class of executed instruction
+system.cpu.op_class::IntMult 75 0.00% 66.45% # Class of executed instruction
+system.cpu.op_class::IntDiv 0 0.00% 66.45% # Class of executed instruction
+system.cpu.op_class::FloatAdd 805244 0.04% 66.50% # Class of executed instruction
+system.cpu.op_class::FloatCmp 13 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::FloatCvt 100 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::FloatMult 11 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::FloatDiv 24 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::FloatSqrt 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdAdd 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdAddAcc 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdAlu 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdCmp 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdCvt 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdMisc 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdMult 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdMultAcc 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdShift 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdShiftAcc 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdSqrt 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatAdd 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatAlu 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatCmp 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatCvt 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatDiv 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatMisc 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatMult 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatMultAcc 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::SimdFloatSqrt 0 0.00% 66.50% # Class of executed instruction
+system.cpu.op_class::MemRead 449492741 24.61% 91.11% # Class of executed instruction
+system.cpu.op_class::MemWrite 162429806 8.89% 100.00% # Class of executed instruction
+system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::total 1826378509 # Class of executed instruction
+system.cpu.dcache.tags.replacements 9107638 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4079.293901 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 596212431 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 9111734 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 65.433476 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 41036287500 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4079.293901 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.995921 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.995921 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 54 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 1197 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 2638 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::3 206 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::4 1 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 1219760064 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 1219760064 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 437373249 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 437373249 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 158839182 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 158839182 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 596212431 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 596212431 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 596212431 # number of overall hits
+system.cpu.dcache.overall_hits::total 596212431 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 7222414 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 7222414 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1889320 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1889320 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 9111734 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 9111734 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 9111734 # number of overall misses
+system.cpu.dcache.overall_misses::total 9111734 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 151181633000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 151181633000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 62898029000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 62898029000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 214079662000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 214079662000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 214079662000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 214079662000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 444595663 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 444595663 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 160728502 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 160728502 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 605324165 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 605324165 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 605324165 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 605324165 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.016245 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.016245 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.011755 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.011755 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.015053 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.015053 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.015053 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.015053 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 20932.285660 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 20932.285660 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33291.358266 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 33291.358266 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 23494.942017 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 23494.942017 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 23494.942017 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 23494.942017 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.dcache.writebacks::writebacks 3679426 # number of writebacks
+system.cpu.dcache.writebacks::total 3679426 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7222414 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 7222414 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1889320 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1889320 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 9111734 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 9111734 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 9111734 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 9111734 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 143959219000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 143959219000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 61008709000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 61008709000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 204967928000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 204967928000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 204967928000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 204967928000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.016245 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.016245 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.011755 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.011755 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.015053 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.015053 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.015053 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.015053 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 19932.285660 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 19932.285660 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 32291.358266 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 32291.358266 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 22494.942017 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 22494.942017 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 22494.942017 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 22494.942017 # average overall mshr miss latency
+system.cpu.icache.tags.replacements 1 # number of replacements
+system.cpu.icache.tags.tagsinuse 612.605858 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 1826377708 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 802 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 2277278.937656 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 612.605858 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.299124 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.299124 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 801 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 70 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 1 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 730 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.391113 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 3652757822 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 3652757822 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 1826377708 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 1826377708 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 1826377708 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 1826377708 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 1826377708 # number of overall hits
+system.cpu.icache.overall_hits::total 1826377708 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 802 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 802 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 802 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 802 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 802 # number of overall misses
+system.cpu.icache.overall_misses::total 802 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 49759500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 49759500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 49759500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 49759500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 49759500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 49759500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 1826378510 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 1826378510 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 1826378510 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 1826378510 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 1826378510 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 1826378510 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000000 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000000 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000000 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000000 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000000 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000000 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 62044.264339 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 62044.264339 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 62044.264339 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 62044.264339 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 62044.264339 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 62044.264339 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.icache.writebacks::writebacks 1 # number of writebacks
+system.cpu.icache.writebacks::total 1 # number of writebacks
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 802 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 802 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 802 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 802 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 802 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 802 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 48957500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 48957500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 48957500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 48957500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 48957500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 48957500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000000 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000000 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000000 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 61044.264339 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 61044.264339 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 61044.264339 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 61044.264339 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 61044.264339 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 61044.264339 # average overall mshr miss latency
+system.cpu.l2cache.tags.replacements 1919525 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 30540.825713 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 14380256 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 1949317 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 7.377074 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 218471945000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 15091.675189 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 38.824340 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 15410.326183 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.460561 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001185 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.470286 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.932032 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 29792 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 139 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 38 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1058 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1255 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 27302 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.909180 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 149600037 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 149600037 # Number of data accesses
+system.cpu.l2cache.WritebackDirty_hits::writebacks 3679426 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackDirty_hits::total 3679426 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackClean_hits::writebacks 1 # number of WritebackClean hits
+system.cpu.l2cache.WritebackClean_hits::total 1 # number of WritebackClean hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 1106935 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 1106935 # number of ReadExReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 6053359 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 6053359 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.data 7160294 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 7160294 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.data 7160294 # number of overall hits
+system.cpu.l2cache.overall_hits::total 7160294 # number of overall hits
+system.cpu.l2cache.ReadExReq_misses::cpu.data 782385 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 782385 # number of ReadExReq misses
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 802 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 802 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 1169055 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 1169055 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 802 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 1951440 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 1952242 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 802 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 1951440 # number of overall misses
+system.cpu.l2cache.overall_misses::total 1952242 # number of overall misses
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 46551911500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 46551911500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 47746500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 47746500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 69565328500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 69565328500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 47746500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 116117240000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 116164986500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 47746500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 116117240000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 116164986500 # number of overall miss cycles
+system.cpu.l2cache.WritebackDirty_accesses::writebacks 3679426 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackDirty_accesses::total 3679426 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::writebacks 1 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::total 1 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1889320 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1889320 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 802 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 802 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 7222414 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 7222414 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 802 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 9111734 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 9112536 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 802 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 9111734 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 9112536 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.414109 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.414109 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 1 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 1 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.161865 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.161865 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.214168 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.214237 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.214168 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.214237 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 59500.005113 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 59500.005113 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 59534.289277 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 59534.289277 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 59505.607948 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 59505.607948 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 59534.289277 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 59503.361620 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 59503.374326 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 59534.289277 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 59503.361620 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 59503.374326 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.l2cache.writebacks::writebacks 1021962 # number of writebacks
+system.cpu.l2cache.writebacks::total 1021962 # number of writebacks
+system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 242 # number of CleanEvict MSHR misses
+system.cpu.l2cache.CleanEvict_mshr_misses::total 242 # number of CleanEvict MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 782385 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 782385 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 802 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 802 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 1169055 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 1169055 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 802 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 1951440 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 1952242 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 802 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 1951440 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 1952242 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 38728061500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 38728061500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 39726500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 39726500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 57874778500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 57874778500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 39726500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 96602840000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 96642566500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 39726500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 96602840000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 96642566500 # number of overall MSHR miss cycles
+system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
+system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.414109 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.414109 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 1 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.161865 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.161865 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.214168 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.214237 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.214168 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.214237 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 49500.005113 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 49500.005113 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 49534.289277 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 49534.289277 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 49505.607948 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 49505.607948 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 49534.289277 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 49503.361620 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 49503.374326 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 49534.289277 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 49503.361620 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 49503.374326 # average overall mshr miss latency
+system.cpu.toL2Bus.snoop_filter.tot_requests 18220175 # Total number of requests made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_requests 9107639 # Number of requests hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_snoops 1122 # Total number of snoops made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1122 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.cpu.toL2Bus.trans_dist::ReadResp 7223216 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackDirty 4701388 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackClean 1 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 6325775 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 1889320 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 1889320 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 802 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 7222414 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1605 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 27331106 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 27332711 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 51392 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 818634240 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 818685632 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 1919525 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 11032061 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 0.000102 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.010084 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 11030939 99.99% 99.99% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 1122 0.01% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 11032061 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 12789514500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 0.5 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 1203000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 13667601000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.utilization 0.5 # Layer utilization (%)
+system.membus.trans_dist::ReadResp 1169857 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 1021962 # Transaction distribution
+system.membus.trans_dist::CleanEvict 896683 # Transaction distribution
+system.membus.trans_dist::ReadExReq 782385 # Transaction distribution
+system.membus.trans_dist::ReadExResp 782385 # Transaction distribution
+system.membus.trans_dist::ReadSharedReq 1169857 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 5823129 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 5823129 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 190349056 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 190349056 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 3870887 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 3870887 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 3870887 # Request fanout histogram
+system.membus.reqLayer0.occupancy 7958742500 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 0.3 # Layer utilization (%)
+system.membus.respLayer1.occupancy 9761210000 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 0.4 # Layer utilization (%)
+
+---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/stats.txt b/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/stats.txt
index e69de29bb..836b1fb8a 100644
--- a/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/stats.txt
@@ -0,0 +1,917 @@
+
+---------- Begin Simulation Statistics ----------
+sim_seconds 1.116866 # Number of seconds simulated
+sim_ticks 1116865668500 # Number of ticks simulated
+final_tick 1116865668500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_freq 1000000000000 # Frequency of simulated ticks
+host_inst_rate 243832 # Simulator instruction rate (inst/s)
+host_op_rate 262692 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 176313668 # Simulator tick rate (ticks/s)
+host_mem_usage 266900 # Number of bytes of host memory used
+host_seconds 6334.54 # Real time elapsed on the host
+sim_insts 1544563088 # Number of instructions simulated
+sim_ops 1664032481 # Number of ops (including micro ops) simulated
+system.voltage_domain.voltage 1 # Voltage in Volts
+system.clk_domain.clock 1000 # Clock period in ticks
+system.physmem.bytes_read::cpu.inst 50112 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 130931712 # Number of bytes read from this memory
+system.physmem.bytes_read::total 130981824 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 50112 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 50112 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 67207872 # Number of bytes written to this memory
+system.physmem.bytes_written::total 67207872 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 783 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 2045808 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 2046591 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 1050123 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 1050123 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 44868 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 117231388 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 117276256 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 44868 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 44868 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 60175430 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 60175430 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 60175430 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 44868 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 117231388 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 177451686 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 2046591 # Number of read requests accepted
+system.physmem.writeReqs 1050123 # Number of write requests accepted
+system.physmem.readBursts 2046591 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 1050123 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 130898176 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 83648 # Total number of bytes read from write queue
+system.physmem.bytesWritten 67206400 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 130981824 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 67207872 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 1307 # Number of DRAM read bursts serviced by the write queue
+system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
+system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 127279 # Per bank write bursts
+system.physmem.perBankRdBursts::1 124661 # Per bank write bursts
+system.physmem.perBankRdBursts::2 121601 # Per bank write bursts
+system.physmem.perBankRdBursts::3 123656 # Per bank write bursts
+system.physmem.perBankRdBursts::4 122620 # Per bank write bursts
+system.physmem.perBankRdBursts::5 122679 # Per bank write bursts
+system.physmem.perBankRdBursts::6 123247 # Per bank write bursts
+system.physmem.perBankRdBursts::7 123770 # Per bank write bursts
+system.physmem.perBankRdBursts::8 131396 # Per bank write bursts
+system.physmem.perBankRdBursts::9 133511 # Per bank write bursts
+system.physmem.perBankRdBursts::10 132081 # Per bank write bursts
+system.physmem.perBankRdBursts::11 133308 # Per bank write bursts
+system.physmem.perBankRdBursts::12 133249 # Per bank write bursts
+system.physmem.perBankRdBursts::13 133362 # Per bank write bursts
+system.physmem.perBankRdBursts::14 129309 # Per bank write bursts
+system.physmem.perBankRdBursts::15 129555 # Per bank write bursts
+system.physmem.perBankWrBursts::0 66136 # Per bank write bursts
+system.physmem.perBankWrBursts::1 64410 # Per bank write bursts
+system.physmem.perBankWrBursts::2 62576 # Per bank write bursts
+system.physmem.perBankWrBursts::3 63006 # Per bank write bursts
+system.physmem.perBankWrBursts::4 63000 # Per bank write bursts
+system.physmem.perBankWrBursts::5 63100 # Per bank write bursts
+system.physmem.perBankWrBursts::6 64443 # Per bank write bursts
+system.physmem.perBankWrBursts::7 65436 # Per bank write bursts
+system.physmem.perBankWrBursts::8 67310 # Per bank write bursts
+system.physmem.perBankWrBursts::9 67797 # Per bank write bursts
+system.physmem.perBankWrBursts::10 67549 # Per bank write bursts
+system.physmem.perBankWrBursts::11 67882 # Per bank write bursts
+system.physmem.perBankWrBursts::12 67326 # Per bank write bursts
+system.physmem.perBankWrBursts::13 67793 # Per bank write bursts
+system.physmem.perBankWrBursts::14 66482 # Per bank write bursts
+system.physmem.perBankWrBursts::15 65854 # Per bank write bursts
+system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
+system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
+system.physmem.totGap 1116865574000 # Total gap between requests
+system.physmem.readPktSize::0 0 # Read request sizes (log2)
+system.physmem.readPktSize::1 0 # Read request sizes (log2)
+system.physmem.readPktSize::2 0 # Read request sizes (log2)
+system.physmem.readPktSize::3 0 # Read request sizes (log2)
+system.physmem.readPktSize::4 0 # Read request sizes (log2)
+system.physmem.readPktSize::5 0 # Read request sizes (log2)
+system.physmem.readPktSize::6 2046591 # Read request sizes (log2)
+system.physmem.writePktSize::0 0 # Write request sizes (log2)
+system.physmem.writePktSize::1 0 # Write request sizes (log2)
+system.physmem.writePktSize::2 0 # Write request sizes (log2)
+system.physmem.writePktSize::3 0 # Write request sizes (log2)
+system.physmem.writePktSize::4 0 # Write request sizes (log2)
+system.physmem.writePktSize::5 0 # Write request sizes (log2)
+system.physmem.writePktSize::6 1050123 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 1916619 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 128648 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 17 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 32746 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 33984 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 56911 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 61204 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 61629 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 61690 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 61591 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 61663 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 61651 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 61697 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 61747 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 61696 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 62170 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 62557 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 62067 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 62573 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 61301 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 61138 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 84 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 5 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
+system.physmem.bytesPerActivate::samples 1910138 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 103.711175 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 81.836423 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 125.540224 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 1485349 77.76% 77.76% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 305158 15.98% 93.74% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 52532 2.75% 96.49% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 21047 1.10% 97.59% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 13374 0.70% 98.29% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 7565 0.40% 98.69% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 5491 0.29% 98.97% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 5162 0.27% 99.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 14460 0.76% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 1910138 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 61136 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 33.411672 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 159.590236 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-1023 61090 99.92% 99.92% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1024-2047 21 0.03% 99.96% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2048-3071 10 0.02% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::3072-4095 7 0.01% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::4096-5119 3 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::9216-10239 2 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::13312-14335 1 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::15360-16383 1 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::22528-23551 1 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::total 61136 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 61136 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 17.176459 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 17.141461 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 1.097536 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 27008 44.18% 44.18% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 1128 1.85% 46.02% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 28688 46.92% 92.95% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 3895 6.37% 99.32% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 363 0.59% 99.91% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 46 0.08% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 6 0.01% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 1 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::26 1 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 61136 # Writes before turning the bus around for reads
+system.physmem.totQLat 38124700750 # Total ticks spent queuing
+system.physmem.totMemAccLat 76473775750 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 10226420000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 18640.30 # Average queueing delay per DRAM burst
+system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
+system.physmem.avgMemAccLat 37390.30 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 117.20 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 60.17 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 117.28 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 60.18 # Average system write bandwidth in MiByte/s
+system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
+system.physmem.busUtil 1.39 # Data bus utilization in percentage
+system.physmem.busUtilRead 0.92 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 0.47 # Data bus utilization in percentage for writes
+system.physmem.avgRdQLen 1.02 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 24.32 # Average write queue length when enqueuing
+system.physmem.readRowHits 773341 # Number of row buffer hits during reads
+system.physmem.writeRowHits 411895 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 37.81 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 39.22 # Row buffer hit rate for writes
+system.physmem.avgGap 360661.52 # Average gap between requests
+system.physmem.pageHitRate 38.29 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 7039078200 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 3840766875 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 7717881600 # Energy for read commands per rank (pJ)
+system.physmem_0.writeEnergy 3318453360 # Energy for write commands per rank (pJ)
+system.physmem_0.refreshEnergy 72947846400 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 420697412235 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 301083150000 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 816644588670 # Total energy per rank (pJ)
+system.physmem_0.averagePower 731.196952 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 498171344000 # Time in different power states
+system.physmem_0.memoryStateTime::REF 37294400000 # Time in different power states
+system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 581396539000 # Time in different power states
+system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
+system.physmem_1.actEnergy 7401549960 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 4038544125 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 8234959200 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 3486194640 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 72947846400 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 429293377035 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 293542830000 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 818945301360 # Total energy per rank (pJ)
+system.physmem_1.averagePower 733.256935 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 485580062750 # Time in different power states
+system.physmem_1.memoryStateTime::REF 37294400000 # Time in different power states
+system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 593987729250 # Time in different power states
+system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
+system.cpu.branchPred.lookups 239639355 # Number of BP lookups
+system.cpu.branchPred.condPredicted 186342486 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 14526193 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 130646338 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 122079091 # Number of BTB hits
+system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
+system.cpu.branchPred.BTBHitPct 93.442413 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 15657057 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 15 # Number of incorrect RAS predictions.
+system.cpu.branchPred.indirectLookups 537 # Number of indirect predictor lookups.
+system.cpu.branchPred.indirectHits 230 # Number of indirect target hits.
+system.cpu.branchPred.indirectMisses 307 # Number of indirect misses.
+system.cpu.branchPredindirectMispredicted 164 # Number of mispredicted indirect branches.
+system.cpu_clk_domain.clock 500 # Clock period in ticks
+system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
+system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
+system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
+system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
+system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
+system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
+system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
+system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
+system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
+system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
+system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
+system.cpu.dtb.walker.walks 0 # Table walker walks requested
+system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.inst_hits 0 # ITB inst hits
+system.cpu.dtb.inst_misses 0 # ITB inst misses
+system.cpu.dtb.read_hits 0 # DTB read hits
+system.cpu.dtb.read_misses 0 # DTB read misses
+system.cpu.dtb.write_hits 0 # DTB write hits
+system.cpu.dtb.write_misses 0 # DTB write misses
+system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.dtb.read_accesses 0 # DTB read accesses
+system.cpu.dtb.write_accesses 0 # DTB write accesses
+system.cpu.dtb.inst_accesses 0 # ITB inst accesses
+system.cpu.dtb.hits 0 # DTB hits
+system.cpu.dtb.misses 0 # DTB misses
+system.cpu.dtb.accesses 0 # DTB accesses
+system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
+system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
+system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
+system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
+system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
+system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
+system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
+system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
+system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
+system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
+system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
+system.cpu.itb.walker.walks 0 # Table walker walks requested
+system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.inst_hits 0 # ITB inst hits
+system.cpu.itb.inst_misses 0 # ITB inst misses
+system.cpu.itb.read_hits 0 # DTB read hits
+system.cpu.itb.read_misses 0 # DTB read misses
+system.cpu.itb.write_hits 0 # DTB write hits
+system.cpu.itb.write_misses 0 # DTB write misses
+system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.itb.read_accesses 0 # DTB read accesses
+system.cpu.itb.write_accesses 0 # DTB write accesses
+system.cpu.itb.inst_accesses 0 # ITB inst accesses
+system.cpu.itb.hits 0 # DTB hits
+system.cpu.itb.misses 0 # DTB misses
+system.cpu.itb.accesses 0 # DTB accesses
+system.cpu.workload.num_syscalls 46 # Number of system calls
+system.cpu.numCycles 2233731337 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.committedInsts 1544563088 # Number of instructions committed
+system.cpu.committedOps 1664032481 # Number of ops (including micro ops) committed
+system.cpu.discardedOps 41470388 # Number of ops (including micro ops) which were discarded before commit
+system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
+system.cpu.cpi 1.446190 # CPI: cycles per instruction
+system.cpu.ipc 0.691472 # IPC: instructions per cycle
+system.cpu.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction
+system.cpu.op_class_0::IntAlu 1030178776 61.91% 61.91% # Class of committed instruction
+system.cpu.op_class_0::IntMult 700322 0.04% 61.95% # Class of committed instruction
+system.cpu.op_class_0::IntDiv 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::FloatAdd 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::FloatCmp 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::FloatCvt 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::FloatMult 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::FloatDiv 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::FloatSqrt 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdAdd 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdAddAcc 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdAlu 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdCmp 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdCvt 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdMisc 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdMult 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdMultAcc 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdShift 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdShiftAcc 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdSqrt 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatAdd 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatAlu 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatCmp 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatCvt 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatDiv 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatMisc 3 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatMult 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatMultAcc 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatSqrt 0 0.00% 61.95% # Class of committed instruction
+system.cpu.op_class_0::MemRead 458306334 27.54% 89.49% # Class of committed instruction
+system.cpu.op_class_0::MemWrite 174847046 10.51% 100.00% # Class of committed instruction
+system.cpu.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
+system.cpu.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
+system.cpu.op_class_0::total 1664032481 # Class of committed instruction
+system.cpu.tickCycles 1834123667 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 399607670 # Total number of cycles that the object has spent stopped
+system.cpu.dcache.tags.replacements 9221041 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4085.616095 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 624218928 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 9225137 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 67.665004 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 9804990500 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4085.616095 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.997465 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.997465 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 251 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 1231 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 2553 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::3 61 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 1276841941 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 1276841941 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 453887732 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 453887732 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 170331073 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 170331073 # number of WriteReq hits
+system.cpu.dcache.SoftPFReq_hits::cpu.data 1 # number of SoftPFReq hits
+system.cpu.dcache.SoftPFReq_hits::total 1 # number of SoftPFReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 61 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 61 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits::cpu.data 61 # number of StoreCondReq hits
+system.cpu.dcache.StoreCondReq_hits::total 61 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits::cpu.data 624218805 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 624218805 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 624218806 # number of overall hits
+system.cpu.dcache.overall_hits::total 624218806 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 7334498 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 7334498 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 2254974 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 2254974 # number of WriteReq misses
+system.cpu.dcache.SoftPFReq_misses::cpu.data 2 # number of SoftPFReq misses
+system.cpu.dcache.SoftPFReq_misses::total 2 # number of SoftPFReq misses
+system.cpu.dcache.demand_misses::cpu.data 9589472 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 9589472 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 9589474 # number of overall misses
+system.cpu.dcache.overall_misses::total 9589474 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 190926660000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 190926660000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 109083916000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 109083916000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 300010576000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 300010576000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 300010576000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 300010576000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 461222230 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 461222230 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 172586047 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 172586047 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.SoftPFReq_accesses::cpu.data 3 # number of SoftPFReq accesses(hits+misses)
+system.cpu.dcache.SoftPFReq_accesses::total 3 # number of SoftPFReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 61 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 61 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::cpu.data 61 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::total 61 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 633808277 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 633808277 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 633808280 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 633808280 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.015902 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.015902 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.013066 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.013066 # miss rate for WriteReq accesses
+system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.666667 # miss rate for SoftPFReq accesses
+system.cpu.dcache.SoftPFReq_miss_rate::total 0.666667 # miss rate for SoftPFReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.015130 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.015130 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.015130 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.015130 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 26031.319390 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 26031.319390 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 48374.799887 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 48374.799887 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 31285.411334 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 31285.411334 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 31285.404809 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 31285.404809 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.dcache.writebacks::writebacks 3684567 # number of writebacks
+system.cpu.dcache.writebacks::total 3684567 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 215 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 215 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 364121 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 364121 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 364336 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 364336 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 364336 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 364336 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7334283 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 7334283 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1890853 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1890853 # number of WriteReq MSHR misses
+system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 1 # number of SoftPFReq MSHR misses
+system.cpu.dcache.SoftPFReq_mshr_misses::total 1 # number of SoftPFReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 9225136 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 9225136 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 9225137 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 9225137 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 183586477500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 183586477500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 84779361000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 84779361000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 74000 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 74000 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 268365838500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 268365838500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 268365912500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 268365912500 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.015902 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.015902 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.010956 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.010956 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.333333 # mshr miss rate for SoftPFReq accesses
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.333333 # mshr miss rate for SoftPFReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.014555 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.014555 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.014555 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.014555 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 25031.278109 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 25031.278109 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 44836.568998 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 44836.568998 # average WriteReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 74000 # average SoftPFReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 74000 # average SoftPFReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 29090.718934 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 29090.718934 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 29090.723802 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 29090.723802 # average overall mshr miss latency
+system.cpu.icache.tags.replacements 29 # number of replacements
+system.cpu.icache.tags.tagsinuse 660.385482 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 465281510 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 819 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 568109.291819 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 660.385482 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.322454 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.322454 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 790 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 32 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::2 5 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 753 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.385742 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 930565477 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 930565477 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 465281510 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 465281510 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 465281510 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 465281510 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 465281510 # number of overall hits
+system.cpu.icache.overall_hits::total 465281510 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 819 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 819 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 819 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 819 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 819 # number of overall misses
+system.cpu.icache.overall_misses::total 819 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 62402500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 62402500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 62402500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 62402500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 62402500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 62402500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 465282329 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 465282329 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 465282329 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 465282329 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 465282329 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 465282329 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000002 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000002 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000002 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000002 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000002 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000002 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 76193.528694 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 76193.528694 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 76193.528694 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 76193.528694 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 76193.528694 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 76193.528694 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.icache.writebacks::writebacks 29 # number of writebacks
+system.cpu.icache.writebacks::total 29 # number of writebacks
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 819 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 819 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 819 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 819 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 819 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 819 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 61583500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 61583500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 61583500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 61583500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 61583500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 61583500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000002 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000002 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000002 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 75193.528694 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 75193.528694 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 75193.528694 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 75193.528694 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 75193.528694 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 75193.528694 # average overall mshr miss latency
+system.cpu.l2cache.tags.replacements 2013919 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 31258.258362 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 14509191 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 2043695 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 7.099489 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 59769702000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 14832.909506 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 26.456768 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 16398.892088 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.452664 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000807 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.500454 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.953926 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 29776 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 93 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 31 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1250 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 12849 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 15553 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.908691 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 151498004 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 151498004 # Number of data accesses
+system.cpu.l2cache.WritebackDirty_hits::writebacks 3684567 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackDirty_hits::total 3684567 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackClean_hits::writebacks 29 # number of WritebackClean hits
+system.cpu.l2cache.WritebackClean_hits::total 29 # number of WritebackClean hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 1089694 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 1089694 # number of ReadExReq hits
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 36 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 36 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 6089630 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 6089630 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 36 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 7179324 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 7179360 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 36 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 7179324 # number of overall hits
+system.cpu.l2cache.overall_hits::total 7179360 # number of overall hits
+system.cpu.l2cache.ReadExReq_misses::cpu.data 801159 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 801159 # number of ReadExReq misses
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 783 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 783 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 1244654 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 1244654 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 783 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 2045813 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 2046596 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 783 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 2045813 # number of overall misses
+system.cpu.l2cache.overall_misses::total 2046596 # number of overall misses
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 70441435500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 70441435500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 59945000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 59945000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 108637226500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 108637226500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 59945000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 179078662000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 179138607000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 59945000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 179078662000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 179138607000 # number of overall miss cycles
+system.cpu.l2cache.WritebackDirty_accesses::writebacks 3684567 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackDirty_accesses::total 3684567 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::writebacks 29 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::total 29 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1890853 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1890853 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 819 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 819 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 7334284 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 7334284 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 819 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 9225137 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 9225956 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 819 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 9225137 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 9225956 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.423702 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.423702 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.956044 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.956044 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.169704 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.169704 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.956044 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.221765 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.221830 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.956044 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.221765 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.221830 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 87924.413880 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 87924.413880 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 76558.109834 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 76558.109834 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 87283.073449 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 87283.073449 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76558.109834 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 87534.228202 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 87530.028887 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76558.109834 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 87534.228202 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 87530.028887 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.l2cache.writebacks::writebacks 1050123 # number of writebacks
+system.cpu.l2cache.writebacks::total 1050123 # number of writebacks
+system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 5 # number of ReadSharedReq MSHR hits
+system.cpu.l2cache.ReadSharedReq_mshr_hits::total 5 # number of ReadSharedReq MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 5 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 5 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.data 5 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 5 # number of overall MSHR hits
+system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 214 # number of CleanEvict MSHR misses
+system.cpu.l2cache.CleanEvict_mshr_misses::total 214 # number of CleanEvict MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 801159 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 801159 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 783 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 783 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 1244649 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 1244649 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 783 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 2045808 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 2046591 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 783 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 2045808 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 2046591 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 62429845500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 62429845500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 52115000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 52115000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 96190393500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 96190393500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 52115000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 158620239000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 158672354000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 52115000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 158620239000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 158672354000 # number of overall MSHR miss cycles
+system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
+system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.423702 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.423702 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.956044 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.956044 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.169703 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.169703 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.956044 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.221765 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.221830 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.956044 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.221765 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.221830 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 77924.413880 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 77924.413880 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 66558.109834 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 66558.109834 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 77283.148502 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 77283.148502 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66558.109834 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 77534.274477 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 77530.075135 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66558.109834 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 77534.274477 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 77530.075135 # average overall mshr miss latency
+system.cpu.toL2Bus.snoop_filter.tot_requests 18447026 # Total number of requests made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_requests 9221082 # Number of requests hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.hit_multi_requests 1594 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_snoops 1286 # Total number of snoops made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1280 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 6 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.cpu.toL2Bus.trans_dist::ReadResp 7335103 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackDirty 4734690 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackClean 29 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 6500270 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 1890853 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 1890853 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 819 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 7334284 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1667 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 27671315 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 27672982 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 54272 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 826221056 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 826275328 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 2013919 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 11239875 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 0.000258 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.016088 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 11236983 99.97% 99.97% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 2886 0.03% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 6 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 11239875 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 12908109000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 1.2 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 1228500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 13837707995 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.utilization 1.2 # Layer utilization (%)
+system.membus.trans_dist::ReadResp 1245432 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 1050123 # Transaction distribution
+system.membus.trans_dist::CleanEvict 962724 # Transaction distribution
+system.membus.trans_dist::ReadExReq 801159 # Transaction distribution
+system.membus.trans_dist::ReadExResp 801159 # Transaction distribution
+system.membus.trans_dist::ReadSharedReq 1245432 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 6106029 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 6106029 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 198189696 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 198189696 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 4059438 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 4059438 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 4059438 # Request fanout histogram
+system.membus.reqLayer0.occupancy 8663216000 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 0.8 # Layer utilization (%)
+system.membus.respLayer1.occupancy 11191487250 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 1.0 # Layer utilization (%)
+
+---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt
index e69de29bb..94c50de3e 100644
--- a/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt
@@ -0,0 +1,1237 @@
+
+---------- Begin Simulation Statistics ----------
+sim_seconds 0.767804 # Number of seconds simulated
+sim_ticks 767803843500 # Number of ticks simulated
+final_tick 767803843500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_freq 1000000000000 # Frequency of simulated ticks
+host_inst_rate 196848 # Simulator instruction rate (inst/s)
+host_op_rate 212074 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 97853290 # Simulator tick rate (ticks/s)
+host_mem_usage 309012 # Number of bytes of host memory used
+host_seconds 7846.48 # Real time elapsed on the host
+sim_insts 1544563024 # Number of instructions simulated
+sim_ops 1664032416 # Number of ops (including micro ops) simulated
+system.voltage_domain.voltage 1 # Voltage in Volts
+system.clk_domain.clock 1000 # Clock period in ticks
+system.physmem.bytes_read::cpu.inst 65216 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 235320384 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.l2cache.prefetcher 63711040 # Number of bytes read from this memory
+system.physmem.bytes_read::total 299096640 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 65216 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 65216 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 104697344 # Number of bytes written to this memory
+system.physmem.bytes_written::total 104697344 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 1019 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 3676881 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.l2cache.prefetcher 995485 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 4673385 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 1635896 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 1635896 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 84938 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 306485030 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.l2cache.prefetcher 82978277 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 389548245 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 84938 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 84938 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 136359495 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 136359495 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 136359495 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 84938 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 306485030 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.l2cache.prefetcher 82978277 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 525907740 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 4673385 # Number of read requests accepted
+system.physmem.writeReqs 1635896 # Number of write requests accepted
+system.physmem.readBursts 4673385 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 1635896 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 298598336 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 498304 # Total number of bytes read from write queue
+system.physmem.bytesWritten 104693696 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 299096640 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 104697344 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 7786 # Number of DRAM read bursts serviced by the write queue
+system.physmem.mergedWrBursts 26 # Number of DRAM write bursts merged with an existing one
+system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 301126 # Per bank write bursts
+system.physmem.perBankRdBursts::1 298685 # Per bank write bursts
+system.physmem.perBankRdBursts::2 284250 # Per bank write bursts
+system.physmem.perBankRdBursts::3 287696 # Per bank write bursts
+system.physmem.perBankRdBursts::4 287908 # Per bank write bursts
+system.physmem.perBankRdBursts::5 285921 # Per bank write bursts
+system.physmem.perBankRdBursts::6 280645 # Per bank write bursts
+system.physmem.perBankRdBursts::7 277366 # Per bank write bursts
+system.physmem.perBankRdBursts::8 293768 # Per bank write bursts
+system.physmem.perBankRdBursts::9 299240 # Per bank write bursts
+system.physmem.perBankRdBursts::10 292091 # Per bank write bursts
+system.physmem.perBankRdBursts::11 297828 # Per bank write bursts
+system.physmem.perBankRdBursts::12 299005 # Per bank write bursts
+system.physmem.perBankRdBursts::13 298032 # Per bank write bursts
+system.physmem.perBankRdBursts::14 293386 # Per bank write bursts
+system.physmem.perBankRdBursts::15 288652 # Per bank write bursts
+system.physmem.perBankWrBursts::0 103980 # Per bank write bursts
+system.physmem.perBankWrBursts::1 101811 # Per bank write bursts
+system.physmem.perBankWrBursts::2 99205 # Per bank write bursts
+system.physmem.perBankWrBursts::3 99712 # Per bank write bursts
+system.physmem.perBankWrBursts::4 99000 # Per bank write bursts
+system.physmem.perBankWrBursts::5 99026 # Per bank write bursts
+system.physmem.perBankWrBursts::6 102693 # Per bank write bursts
+system.physmem.perBankWrBursts::7 104157 # Per bank write bursts
+system.physmem.perBankWrBursts::8 105172 # Per bank write bursts
+system.physmem.perBankWrBursts::9 104159 # Per bank write bursts
+system.physmem.perBankWrBursts::10 102137 # Per bank write bursts
+system.physmem.perBankWrBursts::11 102620 # Per bank write bursts
+system.physmem.perBankWrBursts::12 102863 # Per bank write bursts
+system.physmem.perBankWrBursts::13 102594 # Per bank write bursts
+system.physmem.perBankWrBursts::14 104213 # Per bank write bursts
+system.physmem.perBankWrBursts::15 102497 # Per bank write bursts
+system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
+system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
+system.physmem.totGap 767803802500 # Total gap between requests
+system.physmem.readPktSize::0 0 # Read request sizes (log2)
+system.physmem.readPktSize::1 0 # Read request sizes (log2)
+system.physmem.readPktSize::2 0 # Read request sizes (log2)
+system.physmem.readPktSize::3 0 # Read request sizes (log2)
+system.physmem.readPktSize::4 0 # Read request sizes (log2)
+system.physmem.readPktSize::5 0 # Read request sizes (log2)
+system.physmem.readPktSize::6 4673385 # Read request sizes (log2)
+system.physmem.writePktSize::0 0 # Write request sizes (log2)
+system.physmem.writePktSize::1 0 # Write request sizes (log2)
+system.physmem.writePktSize::2 0 # Write request sizes (log2)
+system.physmem.writePktSize::3 0 # Write request sizes (log2)
+system.physmem.writePktSize::4 0 # Write request sizes (log2)
+system.physmem.writePktSize::5 0 # Write request sizes (log2)
+system.physmem.writePktSize::6 1635896 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 2761676 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 1029435 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 325938 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 231496 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 148985 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 81565 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 37573 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 23615 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 17937 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 4209 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 1691 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 802 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 456 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 219 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 2 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 25842 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 28487 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 55926 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 73202 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 85102 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 93551 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 100017 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 103625 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 105684 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 106315 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 107141 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 108142 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 109489 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 111392 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 111204 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 103853 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 101152 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 100444 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 3026 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 1226 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 559 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 257 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 119 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 52 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 23 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 15 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 5 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::42 3 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::43 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::44 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
+system.physmem.bytesPerActivate::samples 4243508 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 95.037234 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 78.939445 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 102.771916 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 3380789 79.67% 79.67% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 664864 15.67% 95.34% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 95298 2.25% 97.58% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 35170 0.83% 98.41% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 22966 0.54% 98.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 12163 0.29% 99.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 7344 0.17% 99.41% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 5345 0.13% 99.54% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 19569 0.46% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 4243508 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 97753 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 47.727814 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 100.001834 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-255 95363 97.56% 97.56% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::256-511 1154 1.18% 98.74% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::512-767 681 0.70% 99.43% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::768-1023 412 0.42% 99.85% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1024-1279 112 0.11% 99.97% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1280-1535 14 0.01% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1536-1791 8 0.01% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1792-2047 2 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2048-2303 1 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2560-2815 2 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2816-3071 1 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::3328-3583 1 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::3840-4095 1 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::4096-4351 1 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::total 97753 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 97753 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.734412 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.690766 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 1.259650 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 68350 69.92% 69.92% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 1981 2.03% 71.95% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 18352 18.77% 90.72% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 5702 5.83% 96.55% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 2016 2.06% 98.62% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 741 0.76% 99.37% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 311 0.32% 99.69% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 155 0.16% 99.85% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::24 75 0.08% 99.93% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::25 43 0.04% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::26 16 0.02% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::27 8 0.01% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::29 2 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::35 1 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 97753 # Writes before turning the bus around for reads
+system.physmem.totQLat 128478496877 # Total ticks spent queuing
+system.physmem.totMemAccLat 215958478127 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 23327995000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 27537.41 # Average queueing delay per DRAM burst
+system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
+system.physmem.avgMemAccLat 46287.41 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 388.90 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 136.35 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 389.55 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 136.36 # Average system write bandwidth in MiByte/s
+system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
+system.physmem.busUtil 4.10 # Data bus utilization in percentage
+system.physmem.busUtilRead 3.04 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 1.07 # Data bus utilization in percentage for writes
+system.physmem.avgRdQLen 1.42 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 24.85 # Average write queue length when enqueuing
+system.physmem.readRowHits 1710736 # Number of row buffer hits during reads
+system.physmem.writeRowHits 347188 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 36.67 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 21.22 # Row buffer hit rate for writes
+system.physmem.avgGap 121694.34 # Average gap between requests
+system.physmem.pageHitRate 32.66 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 15941658600 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 8698325625 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 17967846000 # Energy for read commands per rank (pJ)
+system.physmem_0.writeEnergy 5246104320 # Energy for write commands per rank (pJ)
+system.physmem_0.refreshEnergy 50149101600 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 414557114310 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 97034832000 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 609594982455 # Total energy per rank (pJ)
+system.physmem_0.averagePower 793.947771 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 158900831773 # Time in different power states
+system.physmem_0.memoryStateTime::REF 25638600000 # Time in different power states
+system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 583262954477 # Time in different power states
+system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
+system.physmem_1.actEnergy 16139254320 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 8806140750 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 18423607800 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 5354132400 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 50149101600 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 410075734410 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 100965867000 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 609913838280 # Total energy per rank (pJ)
+system.physmem_1.averagePower 794.363055 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 165472936005 # Time in different power states
+system.physmem_1.memoryStateTime::REF 25638600000 # Time in different power states
+system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 576690946995 # Time in different power states
+system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
+system.cpu.branchPred.lookups 286292198 # Number of BP lookups
+system.cpu.branchPred.condPredicted 223415085 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 14631198 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 158639381 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 150355883 # Number of BTB hits
+system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
+system.cpu.branchPred.BTBHitPct 94.778410 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 16642674 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 61 # Number of incorrect RAS predictions.
+system.cpu.branchPred.indirectLookups 3027 # Number of indirect predictor lookups.
+system.cpu.branchPred.indirectHits 1888 # Number of indirect target hits.
+system.cpu.branchPred.indirectMisses 1139 # Number of indirect misses.
+system.cpu.branchPredindirectMispredicted 136 # Number of mispredicted indirect branches.
+system.cpu_clk_domain.clock 500 # Clock period in ticks
+system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
+system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
+system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
+system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
+system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
+system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
+system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
+system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
+system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
+system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
+system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
+system.cpu.dtb.walker.walks 0 # Table walker walks requested
+system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.inst_hits 0 # ITB inst hits
+system.cpu.dtb.inst_misses 0 # ITB inst misses
+system.cpu.dtb.read_hits 0 # DTB read hits
+system.cpu.dtb.read_misses 0 # DTB read misses
+system.cpu.dtb.write_hits 0 # DTB write hits
+system.cpu.dtb.write_misses 0 # DTB write misses
+system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.dtb.read_accesses 0 # DTB read accesses
+system.cpu.dtb.write_accesses 0 # DTB write accesses
+system.cpu.dtb.inst_accesses 0 # ITB inst accesses
+system.cpu.dtb.hits 0 # DTB hits
+system.cpu.dtb.misses 0 # DTB misses
+system.cpu.dtb.accesses 0 # DTB accesses
+system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
+system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
+system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
+system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
+system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
+system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
+system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
+system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
+system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
+system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
+system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
+system.cpu.itb.walker.walks 0 # Table walker walks requested
+system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.inst_hits 0 # ITB inst hits
+system.cpu.itb.inst_misses 0 # ITB inst misses
+system.cpu.itb.read_hits 0 # DTB read hits
+system.cpu.itb.read_misses 0 # DTB read misses
+system.cpu.itb.write_hits 0 # DTB write hits
+system.cpu.itb.write_misses 0 # DTB write misses
+system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.itb.read_accesses 0 # DTB read accesses
+system.cpu.itb.write_accesses 0 # DTB write accesses
+system.cpu.itb.inst_accesses 0 # ITB inst accesses
+system.cpu.itb.hits 0 # DTB hits
+system.cpu.itb.misses 0 # DTB misses
+system.cpu.itb.accesses 0 # DTB accesses
+system.cpu.workload.num_syscalls 46 # Number of system calls
+system.cpu.numCycles 1535607688 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.fetch.icacheStallCycles 13928755 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 2067573004 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 286292198 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 167000445 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 1506957925 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 29287239 # Number of cycles fetch has spent squashing
+system.cpu.fetch.MiscStallCycles 183 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.IcacheWaitRetryStallCycles 992 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 656968436 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 958 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 1535531474 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 1.442524 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 1.228151 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 453078112 29.51% 29.51% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 465445913 30.31% 59.82% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 101427094 6.61% 66.42% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 515580355 33.58% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::total 1535531474 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.186436 # Number of branch fetches per cycle
+system.cpu.fetch.rate 1.346420 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 74706893 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 538056624 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 849925630 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 58199384 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 14642943 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 42203258 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 730 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 2037275151 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 52500118 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 14642943 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 139803593 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 457092273 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 13624 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 837854747 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 86124294 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 1976468269 # Number of instructions processed by rename
+system.cpu.rename.SquashedInsts 26746953 # Number of squashed instructions processed by rename
+system.cpu.rename.ROBFullEvents 45300136 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 126625 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 1588286 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 25069373 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 1985943496 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 9128568325 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 2432995559 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 145 # Number of floating rename lookups
+system.cpu.rename.CommittedMaps 1674898945 # Number of HB maps that are committed
+system.cpu.rename.UndoneMaps 311044551 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 174 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 175 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 111502635 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 542585286 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 199312070 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 26927303 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 29234152 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 1948047142 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 231 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 1857492479 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 13497229 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 284014957 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 647584155 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 61 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 1535531474 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.209674 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.150607 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 582548107 37.94% 37.94% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 326134076 21.24% 59.18% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 378190631 24.63% 83.81% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 219663672 14.31% 98.11% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 28988815 1.89% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 6173 0.00% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::max_value 5 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 1535531474 # Number of insts issued each cycle
+system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 166038532 40.99% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 1976 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 191466165 47.27% 88.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 47567904 11.74% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
+system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 1138257084 61.28% 61.28% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 800920 0.04% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 31 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 22 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 532121986 28.65% 89.97% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 186312436 10.03% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::total 1857492479 # Type of FU issued
+system.cpu.iq.rate 1.209614 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 405074577 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.218076 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 5669087998 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 2232075127 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 1805719723 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 240 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 252 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 72 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 2262566922 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 134 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 17809734 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
+system.cpu.iew.lsq.thread0.squashedLoads 84278952 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 66732 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 13280 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 24465025 # Number of stores squashed
+system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
+system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
+system.cpu.iew.lsq.thread0.rescheduledLoads 4505677 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 4870984 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
+system.cpu.iew.iewSquashCycles 14642943 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 25375759 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 1295309 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 1948047519 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 542585286 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 199312070 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 169 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 159534 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 1134383 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 13280 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 7701154 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 8705181 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 16406335 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 1827826675 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 516940315 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 29665804 # Number of squashed instructions skipped in execute
+system.cpu.iew.exec_swp 0 # number of swp insts executed
+system.cpu.iew.exec_nop 146 # number of nop insts executed
+system.cpu.iew.exec_refs 698692225 # number of memory reference insts executed
+system.cpu.iew.exec_branches 229542687 # Number of branches executed
+system.cpu.iew.exec_stores 181751910 # Number of stores executed
+system.cpu.iew.exec_rate 1.190295 # Inst execution rate
+system.cpu.iew.wb_sent 1808754463 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 1805719795 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 1169207800 # num instructions producing a value
+system.cpu.iew.wb_consumers 1689618799 # num instructions consuming a value
+system.cpu.iew.wb_rate 1.175899 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.691995 # average fanout of values written-back
+system.cpu.commit.commitSquashedInsts 258113026 # The number of squashed insts skipped by commit
+system.cpu.commit.commitNonSpecStalls 170 # The number of times commit has been forced to stall to communicate backwards
+system.cpu.commit.branchMispredicts 14630522 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 1496036001 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.112294 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.028030 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 915722932 61.21% 61.21% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 250663462 16.76% 77.97% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 110062832 7.36% 85.32% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 55282207 3.70% 89.02% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 29306686 1.96% 90.98% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 34079757 2.28% 93.25% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 24721963 1.65% 94.91% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 18129916 1.21% 96.12% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 58066246 3.88% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 1496036001 # Number of insts commited each cycle
+system.cpu.commit.committedInsts 1544563042 # Number of instructions committed
+system.cpu.commit.committedOps 1664032434 # Number of ops (including micro ops) committed
+system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
+system.cpu.commit.refs 633153379 # Number of memory references committed
+system.cpu.commit.loads 458306334 # Number of loads committed
+system.cpu.commit.membars 62 # Number of memory barriers committed
+system.cpu.commit.branches 213462427 # Number of branches committed
+system.cpu.commit.fp_insts 36 # Number of committed floating point instructions.
+system.cpu.commit.int_insts 1477900421 # Number of committed integer instructions.
+system.cpu.commit.function_calls 13665177 # Number of function calls committed.
+system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction
+system.cpu.commit.op_class_0::IntAlu 1030178730 61.91% 61.91% # Class of committed instruction
+system.cpu.commit.op_class_0::IntMult 700322 0.04% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::IntDiv 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatAdd 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatCmp 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatCvt 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatMult 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatDiv 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdAdd 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdAlu 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdCmp 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdCvt 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdMisc 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdMult 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdShift 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatMisc 3 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 61.95% # Class of committed instruction
+system.cpu.commit.op_class_0::MemRead 458306334 27.54% 89.49% # Class of committed instruction
+system.cpu.commit.op_class_0::MemWrite 174847045 10.51% 100.00% # Class of committed instruction
+system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
+system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
+system.cpu.commit.op_class_0::total 1664032434 # Class of committed instruction
+system.cpu.commit.bw_lim_events 58066246 # number cycles where commit BW limit reached
+system.cpu.rob.rob_reads 3360114616 # The number of ROB reads
+system.cpu.rob.rob_writes 3883791528 # The number of ROB writes
+system.cpu.timesIdled 840 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 76214 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.committedInsts 1544563024 # Number of Instructions Simulated
+system.cpu.committedOps 1664032416 # Number of Ops (including micro ops) Simulated
+system.cpu.cpi 0.994202 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.994202 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.005832 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.005832 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 2175815840 # number of integer regfile reads
+system.cpu.int_regfile_writes 1261595611 # number of integer regfile writes
+system.cpu.fp_regfile_reads 42 # number of floating regfile reads
+system.cpu.fp_regfile_writes 54 # number of floating regfile writes
+system.cpu.cc_regfile_reads 6965778765 # number of cc regfile reads
+system.cpu.cc_regfile_writes 551854660 # number of cc regfile writes
+system.cpu.misc_regfile_reads 675853693 # number of misc regfile reads
+system.cpu.misc_regfile_writes 124 # number of misc regfile writes
+system.cpu.dcache.tags.replacements 17003710 # number of replacements
+system.cpu.dcache.tags.tagsinuse 511.964650 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 638076364 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 17004222 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 37.524584 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 78426500 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 511.964650 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.999931 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.999931 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 395 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 117 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 1335728390 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 1335728390 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 469357603 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 469357603 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 168718615 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 168718615 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 57 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 57 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits::cpu.data 61 # number of StoreCondReq hits
+system.cpu.dcache.StoreCondReq_hits::total 61 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits::cpu.data 638076218 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 638076218 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 638076218 # number of overall hits
+system.cpu.dcache.overall_hits::total 638076218 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 17418310 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 17418310 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 3867432 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 3867432 # number of WriteReq misses
+system.cpu.dcache.SoftPFReq_misses::cpu.data 2 # number of SoftPFReq misses
+system.cpu.dcache.SoftPFReq_misses::total 2 # number of SoftPFReq misses
+system.cpu.dcache.LoadLockedReq_misses::cpu.data 4 # number of LoadLockedReq misses
+system.cpu.dcache.LoadLockedReq_misses::total 4 # number of LoadLockedReq misses
+system.cpu.dcache.demand_misses::cpu.data 21285742 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 21285742 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 21285744 # number of overall misses
+system.cpu.dcache.overall_misses::total 21285744 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 411945425500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 411945425500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 148954509432 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 148954509432 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 196500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 196500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 560899934932 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 560899934932 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 560899934932 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 560899934932 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 486775913 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 486775913 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 172586047 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 172586047 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.SoftPFReq_accesses::cpu.data 2 # number of SoftPFReq accesses(hits+misses)
+system.cpu.dcache.SoftPFReq_accesses::total 2 # number of SoftPFReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 61 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 61 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::cpu.data 61 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::total 61 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 659361960 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 659361960 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 659361962 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 659361962 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.035783 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.035783 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.022409 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.022409 # miss rate for WriteReq accesses
+system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 1 # miss rate for SoftPFReq accesses
+system.cpu.dcache.SoftPFReq_miss_rate::total 1 # miss rate for SoftPFReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.065574 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.065574 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.032282 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.032282 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.032282 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.032282 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 23650.137442 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 23650.137442 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 38515.094624 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 38515.094624 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 49125 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 49125 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 26350.969345 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 26350.969345 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 26350.966869 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 26350.966869 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 20530392 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 3397643 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 943594 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 67194 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 21.757654 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 50.564678 # average number of cycles each access was blocked
+system.cpu.dcache.writebacks::writebacks 17003710 # number of writebacks
+system.cpu.dcache.writebacks::total 17003710 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 3151672 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 3151672 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1129843 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 1129843 # number of WriteReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 4 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::total 4 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 4281515 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 4281515 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 4281515 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 4281515 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 14266638 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 14266638 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2737589 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 2737589 # number of WriteReq MSHR misses
+system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 1 # number of SoftPFReq MSHR misses
+system.cpu.dcache.SoftPFReq_mshr_misses::total 1 # number of SoftPFReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 17004227 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 17004227 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 17004228 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 17004228 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 331755520500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 331755520500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 115729212265 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 115729212265 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 68000 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 68000 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 447484732765 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 447484732765 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 447484800765 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 447484800765 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.029308 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.029308 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.015862 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.015862 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.500000 # mshr miss rate for SoftPFReq accesses
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.500000 # mshr miss rate for SoftPFReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.025789 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.025789 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.025789 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.025789 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 23253.938349 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 23253.938349 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 42274.136938 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 42274.136938 # average WriteReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 68000 # average SoftPFReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 68000 # average SoftPFReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26316.087921 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 26316.087921 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26316.090373 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 26316.090373 # average overall mshr miss latency
+system.cpu.icache.tags.replacements 589 # number of replacements
+system.cpu.icache.tags.tagsinuse 444.836642 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 656966815 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 1075 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 611131.920930 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 444.836642 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.868822 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.868822 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 486 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 31 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 14 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 441 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.949219 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 1313937945 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 1313937945 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 656966815 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 656966815 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 656966815 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 656966815 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 656966815 # number of overall hits
+system.cpu.icache.overall_hits::total 656966815 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1620 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1620 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1620 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1620 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1620 # number of overall misses
+system.cpu.icache.overall_misses::total 1620 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 98788987 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 98788987 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 98788987 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 98788987 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 98788987 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 98788987 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 656968435 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 656968435 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 656968435 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 656968435 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 656968435 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 656968435 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000002 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000002 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000002 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000002 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000002 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000002 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 60980.856173 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 60980.856173 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 60980.856173 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 60980.856173 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 60980.856173 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 60980.856173 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 17260 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 439 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 183 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 8 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 94.316940 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets 54.875000 # average number of cycles each access was blocked
+system.cpu.icache.writebacks::writebacks 589 # number of writebacks
+system.cpu.icache.writebacks::total 589 # number of writebacks
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 544 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 544 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 544 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 544 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 544 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 544 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1076 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 1076 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 1076 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 1076 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 1076 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 1076 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 73759491 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 73759491 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 73759491 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 73759491 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 73759491 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 73759491 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000002 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000002 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000002 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 68549.712825 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 68549.712825 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 68549.712825 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 68549.712825 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 68549.712825 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 68549.712825 # average overall mshr miss latency
+system.cpu.l2cache.prefetcher.num_hwpf_issued 11611376 # number of hwpf issued
+system.cpu.l2cache.prefetcher.pfIdentified 11640224 # number of prefetch candidates identified
+system.cpu.l2cache.prefetcher.pfBufferHit 19566 # number of redundant prefetches already in prefetch queue
+system.cpu.l2cache.prefetcher.pfInCache 0 # number of redundant prefetches already in cache/mshr dropped
+system.cpu.l2cache.prefetcher.pfRemovedFull 0 # number of prefetches dropped due to prefetch queue size
+system.cpu.l2cache.prefetcher.pfSpanPage 4656640 # number of prefetches not generated due to page crossing
+system.cpu.l2cache.tags.replacements 4706089 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 16099.754607 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 22829126 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 4722015 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 4.834615 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 54111720000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 13098.345143 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 2.290302 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 2999.119162 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.799460 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.000140 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.183052 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.982651 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1022 829 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 15097 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::0 2 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::1 636 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::3 191 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 453 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 2943 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 4353 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 5523 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 1825 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1022 0.050598 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.921448 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 552242422 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 552242422 # Number of data accesses
+system.cpu.l2cache.WritebackDirty_hits::writebacks 4833112 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackDirty_hits::total 4833112 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackClean_hits::writebacks 12149903 # number of WritebackClean hits
+system.cpu.l2cache.WritebackClean_hits::total 12149903 # number of WritebackClean hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 1757087 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 1757087 # number of ReadExReq hits
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 56 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 56 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 11522367 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 11522367 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 56 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 13279454 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 13279510 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 56 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 13279454 # number of overall hits
+system.cpu.l2cache.overall_hits::total 13279510 # number of overall hits
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 6 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 6 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 980546 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 980546 # number of ReadExReq misses
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 1020 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 1020 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 2744222 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 2744222 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 1020 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 3724768 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 3725788 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 1020 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 3724768 # number of overall misses
+system.cpu.l2cache.overall_misses::total 3725788 # number of overall misses
+system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 121000 # number of UpgradeReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::total 121000 # number of UpgradeReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 99083213500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 99083213500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 72272000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 72272000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 234079710000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 234079710000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 72272000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 333162923500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 333235195500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 72272000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 333162923500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 333235195500 # number of overall miss cycles
+system.cpu.l2cache.WritebackDirty_accesses::writebacks 4833112 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackDirty_accesses::total 4833112 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::writebacks 12149903 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::total 12149903 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 6 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 6 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 2737633 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 2737633 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1076 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 1076 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 14266589 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 14266589 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 1076 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 17004222 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 17005298 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 1076 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 17004222 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 17005298 # number of overall (read+write) accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.358173 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.358173 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.947955 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.947955 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.192353 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.192353 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.947955 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.219050 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.219096 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.947955 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.219050 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.219096 # miss rate for overall accesses
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 20166.666667 # average UpgradeReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 20166.666667 # average UpgradeReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 101049.021158 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 101049.021158 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 70854.901961 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 70854.901961 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 85299.115742 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 85299.115742 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 70854.901961 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 89445.281827 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 89440.192383 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 70854.901961 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 89445.281827 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 89440.192383 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 53 # number of cycles access was blocked
+system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 1 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 53 # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.l2cache.unused_prefetches 56900 # number of HardPF blocks evicted w/o reference
+system.cpu.l2cache.writebacks::writebacks 1635896 # number of writebacks
+system.cpu.l2cache.writebacks::total 1635896 # number of writebacks
+system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 3915 # number of ReadExReq MSHR hits
+system.cpu.l2cache.ReadExReq_mshr_hits::total 3915 # number of ReadExReq MSHR hits
+system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 1 # number of ReadCleanReq MSHR hits
+system.cpu.l2cache.ReadCleanReq_mshr_hits::total 1 # number of ReadCleanReq MSHR hits
+system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 45253 # number of ReadSharedReq MSHR hits
+system.cpu.l2cache.ReadSharedReq_mshr_hits::total 45253 # number of ReadSharedReq MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 49168 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 49169 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.data 49168 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 49169 # number of overall MSHR hits
+system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 1145204 # number of HardPFReq MSHR misses
+system.cpu.l2cache.HardPFReq_mshr_misses::total 1145204 # number of HardPFReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 6 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 6 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 976631 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 976631 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 1019 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 1019 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 2698969 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 2698969 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 1019 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 3675600 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 3676619 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 1019 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 3675600 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 1145204 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 4821823 # number of overall MSHR misses
+system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 72434619378 # number of HardPFReq MSHR miss cycles
+system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 72434619378 # number of HardPFReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 85000 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 85000 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 92854351000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 92854351000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 66085000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 66085000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 215091513500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 215091513500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 66085000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 307945864500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 308011949500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 66085000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 307945864500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 72434619378 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 380446568878 # number of overall MSHR miss cycles
+system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses
+system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.356743 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.356743 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.947026 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.947026 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.189181 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.189181 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.947026 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.216158 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.216204 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.947026 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.216158 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.283548 # mshr miss rate for overall accesses
+system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 63250.407244 # average HardPFReq mshr miss latency
+system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 63250.407244 # average HardPFReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 14166.666667 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 14166.666667 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 95076.186400 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 95076.186400 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 64852.796860 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 64852.796860 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 79693.954803 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 79693.954803 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 64852.796860 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 83781.114512 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 83775.868400 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 64852.796860 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 83781.114512 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 63250.407244 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 78900.981823 # average overall mshr miss latency
+system.cpu.toL2Bus.snoop_filter.tot_requests 34009604 # Total number of requests made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_requests 17004315 # Number of requests hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.hit_multi_requests 21284 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_snoops 2918086 # Total number of snoops made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_snoops 2899299 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 18787 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.cpu.toL2Bus.trans_dist::ReadResp 14267664 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackDirty 6469008 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackClean 12171187 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 5770180 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::HardPFReq 1436414 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::HardPFResp 9 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeReq 6 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeResp 6 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 2737633 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 2737633 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 1076 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 14266589 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2740 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 51012175 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 51014915 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 106496 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2176508224 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 2176614720 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 8842499 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 25847794 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 0.114446 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.320627 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 22908415 88.63% 88.63% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 2920592 11.30% 99.93% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 18787 0.07% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 25847794 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 34009101529 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 4.4 # Layer utilization (%)
+system.cpu.toL2Bus.snoopLayer0.occupancy 13538 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 1613498 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 25506339992 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.utilization 3.3 # Layer utilization (%)
+system.membus.trans_dist::ReadResp 3696594 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 1635896 # Transaction distribution
+system.membus.trans_dist::CleanEvict 3001813 # Transaction distribution
+system.membus.trans_dist::UpgradeReq 6 # Transaction distribution
+system.membus.trans_dist::ReadExReq 976790 # Transaction distribution
+system.membus.trans_dist::ReadExResp 976790 # Transaction distribution
+system.membus.trans_dist::ReadSharedReq 3696595 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 13984484 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 13984484 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 403793920 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 403793920 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 9311100 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 9311100 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 9311100 # Request fanout histogram
+system.membus.reqLayer0.occupancy 17657610874 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 2.3 # Layer utilization (%)
+system.membus.respLayer1.occupancy 25413256779 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 3.3 # Layer utilization (%)
+
+---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/stats.txt b/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/stats.txt
index e69de29bb..f7caf50c2 100644
--- a/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/stats.txt
+++ b/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/stats.txt
@@ -0,0 +1,243 @@
+
+---------- Begin Simulation Statistics ----------
+sim_seconds 0.832017 # Number of seconds simulated
+sim_ticks 832017490500 # Number of ticks simulated
+final_tick 832017490500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_freq 1000000000000 # Frequency of simulated ticks
+host_inst_rate 1043463 # Simulator instruction rate (inst/s)
+host_op_rate 1124173 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 562087533 # Simulator tick rate (ticks/s)
+host_mem_usage 256656 # Number of bytes of host memory used
+host_seconds 1480.23 # Real time elapsed on the host
+sim_insts 1544563042 # Number of instructions simulated
+sim_ops 1664032434 # Number of ops (including micro ops) simulated
+system.voltage_domain.voltage 1 # Voltage in Volts
+system.clk_domain.clock 1000 # Clock period in ticks
+system.physmem.bytes_read::cpu.inst 6178262360 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 1581387671 # Number of bytes read from this memory
+system.physmem.bytes_read::total 7759650031 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 6178262360 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 6178262360 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::cpu.data 624158392 # Number of bytes written to this memory
+system.physmem.bytes_written::total 624158392 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 1544565590 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 454909197 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 1999474787 # Number of read requests responded to by this memory
+system.physmem.num_writes::cpu.data 172586108 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 172586108 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 7425640002 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 1900666379 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 9326306381 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 7425640002 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 7425640002 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::cpu.data 750174605 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 750174605 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 7425640002 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 2650840984 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 10076480986 # Total bandwidth to/from this memory (bytes/s)
+system.cpu_clk_domain.clock 500 # Clock period in ticks
+system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
+system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
+system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
+system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
+system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
+system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
+system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
+system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
+system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
+system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
+system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
+system.cpu.dtb.walker.walks 0 # Table walker walks requested
+system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.inst_hits 0 # ITB inst hits
+system.cpu.dtb.inst_misses 0 # ITB inst misses
+system.cpu.dtb.read_hits 0 # DTB read hits
+system.cpu.dtb.read_misses 0 # DTB read misses
+system.cpu.dtb.write_hits 0 # DTB write hits
+system.cpu.dtb.write_misses 0 # DTB write misses
+system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.dtb.read_accesses 0 # DTB read accesses
+system.cpu.dtb.write_accesses 0 # DTB write accesses
+system.cpu.dtb.inst_accesses 0 # ITB inst accesses
+system.cpu.dtb.hits 0 # DTB hits
+system.cpu.dtb.misses 0 # DTB misses
+system.cpu.dtb.accesses 0 # DTB accesses
+system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
+system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
+system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
+system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
+system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
+system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
+system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
+system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
+system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
+system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
+system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
+system.cpu.itb.walker.walks 0 # Table walker walks requested
+system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.inst_hits 0 # ITB inst hits
+system.cpu.itb.inst_misses 0 # ITB inst misses
+system.cpu.itb.read_hits 0 # DTB read hits
+system.cpu.itb.read_misses 0 # DTB read misses
+system.cpu.itb.write_hits 0 # DTB write hits
+system.cpu.itb.write_misses 0 # DTB write misses
+system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.itb.read_accesses 0 # DTB read accesses
+system.cpu.itb.write_accesses 0 # DTB write accesses
+system.cpu.itb.inst_accesses 0 # ITB inst accesses
+system.cpu.itb.hits 0 # DTB hits
+system.cpu.itb.misses 0 # DTB misses
+system.cpu.itb.accesses 0 # DTB accesses
+system.cpu.workload.num_syscalls 46 # Number of system calls
+system.cpu.numCycles 1664034982 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.committedInsts 1544563042 # Number of instructions committed
+system.cpu.committedOps 1664032434 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 1477900422 # Number of integer alu accesses
+system.cpu.num_fp_alu_accesses 36 # Number of float alu accesses
+system.cpu.num_func_calls 27330256 # number of times a function call or return occured
+system.cpu.num_conditional_control_insts 167612489 # number of instructions that are conditional controls
+system.cpu.num_int_insts 1477900422 # number of integer instructions
+system.cpu.num_fp_insts 36 # number of float instructions
+system.cpu.num_int_register_reads 2605402942 # number of times the integer registers were read
+system.cpu.num_int_register_writes 1125475224 # number of times the integer registers were written
+system.cpu.num_fp_register_reads 24 # number of times the floating registers were read
+system.cpu.num_fp_register_writes 16 # number of times the floating registers were written
+system.cpu.num_cc_register_reads 4992096239 # number of times the CC registers were read
+system.cpu.num_cc_register_writes 518236214 # number of times the CC registers were written
+system.cpu.num_mem_refs 633153380 # number of memory refs
+system.cpu.num_load_insts 458306334 # Number of load instructions
+system.cpu.num_store_insts 174847046 # Number of store instructions
+system.cpu.num_idle_cycles 0.002000 # Number of idle cycles
+system.cpu.num_busy_cycles 1664034981.998000 # Number of busy cycles
+system.cpu.not_idle_fraction 1.000000 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0.000000 # Percentage of idle cycles
+system.cpu.Branches 213462427 # Number of branches fetched
+system.cpu.op_class::No_OpClass 0 0.00% 0.00% # Class of executed instruction
+system.cpu.op_class::IntAlu 1030178776 61.91% 61.91% # Class of executed instruction
+system.cpu.op_class::IntMult 700322 0.04% 61.95% # Class of executed instruction
+system.cpu.op_class::IntDiv 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::FloatAdd 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::FloatCmp 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::FloatCvt 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::FloatMult 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::FloatDiv 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::FloatSqrt 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdAdd 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdAddAcc 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdAlu 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdCmp 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdCvt 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdMisc 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdMult 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdMultAcc 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdShift 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdShiftAcc 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdSqrt 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatAdd 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatAlu 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatCmp 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatCvt 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatDiv 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatMisc 3 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatMult 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatMultAcc 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatSqrt 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::MemRead 458306334 27.54% 89.49% # Class of executed instruction
+system.cpu.op_class::MemWrite 174847046 10.51% 100.00% # Class of executed instruction
+system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::total 1664032481 # Class of executed instruction
+system.membus.trans_dist::ReadReq 1999474725 # Transaction distribution
+system.membus.trans_dist::ReadResp 1999474786 # Transaction distribution
+system.membus.trans_dist::WriteReq 172586047 # Transaction distribution
+system.membus.trans_dist::WriteResp 172586047 # Transaction distribution
+system.membus.trans_dist::SoftPFReq 1 # Transaction distribution
+system.membus.trans_dist::SoftPFResp 1 # Transaction distribution
+system.membus.trans_dist::LoadLockedReq 61 # Transaction distribution
+system.membus.trans_dist::StoreCondReq 61 # Transaction distribution
+system.membus.trans_dist::StoreCondResp 61 # Transaction distribution
+system.membus.pkt_count_system.cpu.icache_port::system.physmem.port 3089131180 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.dcache_port::system.physmem.port 1254990610 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 4344121790 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.icache_port::system.physmem.port 6178262360 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.dcache_port::system.physmem.port 2205546063 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 8383808423 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 2172060895 # Request fanout histogram
+system.membus.snoop_fanout::mean 0.711106 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0.453249 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 627495305 28.89% 28.89% # Request fanout histogram
+system.membus.snoop_fanout::1 1544565590 71.11% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 1 # Request fanout histogram
+system.membus.snoop_fanout::total 2172060895 # Request fanout histogram
+
+---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/stats.txt b/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/stats.txt
index e69de29bb..6f79ed44a 100644
--- a/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/stats.txt
@@ -0,0 +1,655 @@
+
+---------- Begin Simulation Statistics ----------
+sim_seconds 2.377030 # Number of seconds simulated
+sim_ticks 2377029670500 # Number of ticks simulated
+final_tick 2377029670500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_freq 1000000000000 # Frequency of simulated ticks
+host_inst_rate 651336 # Simulator instruction rate (inst/s)
+host_op_rate 701905 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1006163929 # Simulator tick rate (ticks/s)
+host_mem_usage 265624 # Number of bytes of host memory used
+host_seconds 2362.47 # Real time elapsed on the host
+sim_insts 1538759602 # Number of instructions simulated
+sim_ops 1658228915 # Number of ops (including micro ops) simulated
+system.voltage_domain.voltage 1 # Voltage in Volts
+system.clk_domain.clock 1000 # Clock period in ticks
+system.physmem.bytes_read::cpu.inst 39424 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 124870272 # Number of bytes read from this memory
+system.physmem.bytes_read::total 124909696 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 39424 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 39424 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 65352128 # Number of bytes written to this memory
+system.physmem.bytes_written::total 65352128 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 616 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1951098 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 1951714 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 1021127 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 1021127 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 16585 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 52532063 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 52548648 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 16585 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 16585 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 27493190 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 27493190 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 27493190 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 16585 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 52532063 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 80041838 # Total bandwidth to/from this memory (bytes/s)
+system.cpu_clk_domain.clock 500 # Clock period in ticks
+system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
+system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
+system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
+system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
+system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
+system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
+system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
+system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
+system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
+system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
+system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
+system.cpu.dtb.walker.walks 0 # Table walker walks requested
+system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
+system.cpu.dtb.inst_hits 0 # ITB inst hits
+system.cpu.dtb.inst_misses 0 # ITB inst misses
+system.cpu.dtb.read_hits 0 # DTB read hits
+system.cpu.dtb.read_misses 0 # DTB read misses
+system.cpu.dtb.write_hits 0 # DTB write hits
+system.cpu.dtb.write_misses 0 # DTB write misses
+system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.dtb.read_accesses 0 # DTB read accesses
+system.cpu.dtb.write_accesses 0 # DTB write accesses
+system.cpu.dtb.inst_accesses 0 # ITB inst accesses
+system.cpu.dtb.hits 0 # DTB hits
+system.cpu.dtb.misses 0 # DTB misses
+system.cpu.dtb.accesses 0 # DTB accesses
+system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
+system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
+system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
+system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
+system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
+system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
+system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
+system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
+system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
+system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
+system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
+system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
+system.cpu.itb.walker.walks 0 # Table walker walks requested
+system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
+system.cpu.itb.inst_hits 0 # ITB inst hits
+system.cpu.itb.inst_misses 0 # ITB inst misses
+system.cpu.itb.read_hits 0 # DTB read hits
+system.cpu.itb.read_misses 0 # DTB read misses
+system.cpu.itb.write_hits 0 # DTB write hits
+system.cpu.itb.write_misses 0 # DTB write misses
+system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.itb.read_accesses 0 # DTB read accesses
+system.cpu.itb.write_accesses 0 # DTB write accesses
+system.cpu.itb.inst_accesses 0 # ITB inst accesses
+system.cpu.itb.hits 0 # DTB hits
+system.cpu.itb.misses 0 # DTB misses
+system.cpu.itb.accesses 0 # DTB accesses
+system.cpu.workload.num_syscalls 46 # Number of system calls
+system.cpu.numCycles 4754059341 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.committedInsts 1538759602 # Number of instructions committed
+system.cpu.committedOps 1658228915 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 1477900422 # Number of integer alu accesses
+system.cpu.num_fp_alu_accesses 36 # Number of float alu accesses
+system.cpu.num_func_calls 27330256 # number of times a function call or return occured
+system.cpu.num_conditional_control_insts 167612489 # number of instructions that are conditional controls
+system.cpu.num_int_insts 1477900422 # number of integer instructions
+system.cpu.num_fp_insts 36 # number of float instructions
+system.cpu.num_int_register_reads 2601860372 # number of times the integer registers were read
+system.cpu.num_int_register_writes 1125475224 # number of times the integer registers were written
+system.cpu.num_fp_register_reads 24 # number of times the floating registers were read
+system.cpu.num_fp_register_writes 16 # number of times the floating registers were written
+system.cpu.num_cc_register_reads 6356387678 # number of times the CC registers were read
+system.cpu.num_cc_register_writes 518236214 # number of times the CC registers were written
+system.cpu.num_mem_refs 633153380 # number of memory refs
+system.cpu.num_load_insts 458306334 # Number of load instructions
+system.cpu.num_store_insts 174847046 # Number of store instructions
+system.cpu.num_idle_cycles 0.002000 # Number of idle cycles
+system.cpu.num_busy_cycles 4754059340.998000 # Number of busy cycles
+system.cpu.not_idle_fraction 1.000000 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0.000000 # Percentage of idle cycles
+system.cpu.Branches 213462427 # Number of branches fetched
+system.cpu.op_class::No_OpClass 0 0.00% 0.00% # Class of executed instruction
+system.cpu.op_class::IntAlu 1030178776 61.91% 61.91% # Class of executed instruction
+system.cpu.op_class::IntMult 700322 0.04% 61.95% # Class of executed instruction
+system.cpu.op_class::IntDiv 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::FloatAdd 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::FloatCmp 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::FloatCvt 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::FloatMult 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::FloatDiv 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::FloatSqrt 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdAdd 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdAddAcc 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdAlu 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdCmp 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdCvt 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdMisc 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdMult 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdMultAcc 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdShift 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdShiftAcc 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdSqrt 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatAdd 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatAlu 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatCmp 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatCvt 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatDiv 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatMisc 3 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatMult 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatMultAcc 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::SimdFloatSqrt 0 0.00% 61.95% # Class of executed instruction
+system.cpu.op_class::MemRead 458306334 27.54% 89.49% # Class of executed instruction
+system.cpu.op_class::MemWrite 174847046 10.51% 100.00% # Class of executed instruction
+system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::total 1664032481 # Class of executed instruction
+system.cpu.dcache.tags.replacements 9111140 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4083.741120 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 618380069 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 9115236 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 67.840270 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 25224281500 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4083.741120 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.997007 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.997007 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 152 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 1156 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 2640 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::3 147 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::4 1 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 1264105846 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 1264105846 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 447683049 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 447683049 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 170696898 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 170696898 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 61 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 61 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits::cpu.data 61 # number of StoreCondReq hits
+system.cpu.dcache.StoreCondReq_hits::total 61 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits::cpu.data 618379947 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 618379947 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 618379947 # number of overall hits
+system.cpu.dcache.overall_hits::total 618379947 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 7226086 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 7226086 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1889149 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1889149 # number of WriteReq misses
+system.cpu.dcache.SoftPFReq_misses::cpu.data 1 # number of SoftPFReq misses
+system.cpu.dcache.SoftPFReq_misses::total 1 # number of SoftPFReq misses
+system.cpu.dcache.demand_misses::cpu.data 9115235 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 9115235 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 9115236 # number of overall misses
+system.cpu.dcache.overall_misses::total 9115236 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 151235084500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 151235084500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 62883763000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 62883763000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 214118847500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 214118847500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 214118847500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 214118847500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 454909135 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 454909135 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 172586047 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 172586047 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.SoftPFReq_accesses::cpu.data 1 # number of SoftPFReq accesses(hits+misses)
+system.cpu.dcache.SoftPFReq_accesses::total 1 # number of SoftPFReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 61 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 61 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::cpu.data 61 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::total 61 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 627495182 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 627495182 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 627495183 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 627495183 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.015885 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.015885 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.010946 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.010946 # miss rate for WriteReq accesses
+system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 1 # miss rate for SoftPFReq accesses
+system.cpu.dcache.SoftPFReq_miss_rate::total 1 # miss rate for SoftPFReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.014526 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.014526 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.014526 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.014526 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 20929.045752 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 20929.045752 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33286.820150 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 33286.820150 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 23490.216928 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 23490.216928 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 23490.214351 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 23490.214351 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.dcache.writebacks::writebacks 3681379 # number of writebacks
+system.cpu.dcache.writebacks::total 3681379 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7226086 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 7226086 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1889149 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1889149 # number of WriteReq MSHR misses
+system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 1 # number of SoftPFReq MSHR misses
+system.cpu.dcache.SoftPFReq_mshr_misses::total 1 # number of SoftPFReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 9115235 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 9115235 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 9115236 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 9115236 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 144008998500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 144008998500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 60994614000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 60994614000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 61000 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 61000 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 205003612500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 205003612500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 205003673500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 205003673500 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.015885 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.015885 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.010946 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.010946 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for SoftPFReq accesses
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 1 # mshr miss rate for SoftPFReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.014526 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.014526 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.014526 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.014526 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 19929.045752 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 19929.045752 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 32286.820150 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 32286.820150 # average WriteReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 61000 # average SoftPFReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 61000 # average SoftPFReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 22490.216928 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 22490.216928 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 22490.221153 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 22490.221153 # average overall mshr miss latency
+system.cpu.icache.tags.replacements 7 # number of replacements
+system.cpu.icache.tags.tagsinuse 515.144337 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 1544564953 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 638 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 2420948.202194 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 515.144337 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.251535 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.251535 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 631 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 24 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::2 1 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 606 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.308105 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 3089131820 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 3089131820 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 1544564953 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 1544564953 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 1544564953 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 1544564953 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 1544564953 # number of overall hits
+system.cpu.icache.overall_hits::total 1544564953 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 638 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 638 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 638 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 638 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 638 # number of overall misses
+system.cpu.icache.overall_misses::total 638 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 38540000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 38540000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 38540000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 38540000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 38540000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 38540000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 1544565591 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 1544565591 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 1544565591 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 1544565591 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 1544565591 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 1544565591 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000000 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000000 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000000 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000000 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000000 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000000 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 60407.523511 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 60407.523511 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 60407.523511 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 60407.523511 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 60407.523511 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 60407.523511 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.icache.writebacks::writebacks 7 # number of writebacks
+system.cpu.icache.writebacks::total 7 # number of writebacks
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 638 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 638 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 638 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 638 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 638 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 638 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 37902000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 37902000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 37902000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 37902000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 37902000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 37902000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000000 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000000 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000000 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 59407.523511 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 59407.523511 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 59407.523511 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 59407.523511 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 59407.523511 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 59407.523511 # average overall mshr miss latency
+system.cpu.l2cache.tags.replacements 1919027 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 31012.105366 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 14386231 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 1948795 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 7.382116 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 150459065000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 15503.034415 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 23.646166 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 15485.424786 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.473115 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000722 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.472578 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.946414 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 29768 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 83 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 30 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1085 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1728 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 26842 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.908447 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 149644904 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 149644904 # Number of data accesses
+system.cpu.l2cache.WritebackDirty_hits::writebacks 3681379 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackDirty_hits::total 3681379 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackClean_hits::writebacks 7 # number of WritebackClean hits
+system.cpu.l2cache.WritebackClean_hits::total 7 # number of WritebackClean hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 1107015 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 1107015 # number of ReadExReq hits
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 22 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 22 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 6057123 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 6057123 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 22 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 7164138 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 7164160 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 22 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 7164138 # number of overall hits
+system.cpu.l2cache.overall_hits::total 7164160 # number of overall hits
+system.cpu.l2cache.ReadExReq_misses::cpu.data 782134 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 782134 # number of ReadExReq misses
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 616 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 616 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 1168964 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 1168964 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 616 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 1951098 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 1951714 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 616 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 1951098 # number of overall misses
+system.cpu.l2cache.overall_misses::total 1951714 # number of overall misses
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 46537233000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 46537233000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 36689000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 36689000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 69569093500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 69569093500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 36689000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 116106326500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 116143015500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 36689000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 116106326500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 116143015500 # number of overall miss cycles
+system.cpu.l2cache.WritebackDirty_accesses::writebacks 3681379 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackDirty_accesses::total 3681379 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::writebacks 7 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::total 7 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1889149 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1889149 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 638 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 638 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 7226087 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 7226087 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 638 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 9115236 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 9115874 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 638 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 9115236 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 9115874 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.414014 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.414014 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.965517 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.965517 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.161770 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.161770 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.965517 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.214048 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.214101 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.965517 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.214048 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.214101 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 59500.332424 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 59500.332424 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 59560.064935 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 59560.064935 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 59513.461065 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 59513.461065 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 59560.064935 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 59508.198204 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 59508.214574 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 59560.064935 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 59508.198204 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 59508.214574 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.l2cache.writebacks::writebacks 1021127 # number of writebacks
+system.cpu.l2cache.writebacks::total 1021127 # number of writebacks
+system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 219 # number of CleanEvict MSHR misses
+system.cpu.l2cache.CleanEvict_mshr_misses::total 219 # number of CleanEvict MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 782134 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 782134 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 616 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 616 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 1168964 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 1168964 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 616 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 1951098 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 1951714 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 616 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 1951098 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 1951714 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 38715893000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 38715893000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 30529000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 30529000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 57879453500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 57879453500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 30529000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 96595346500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 96625875500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 30529000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 96595346500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 96625875500 # number of overall MSHR miss cycles
+system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
+system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.414014 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.414014 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.965517 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.965517 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.161770 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.161770 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.965517 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.214048 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.214101 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.965517 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.214048 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.214101 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 49500.332424 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 49500.332424 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 49560.064935 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 49560.064935 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 49513.461065 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 49513.461065 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 49560.064935 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 49508.198204 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 49508.214574 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 49560.064935 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 49508.198204 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 49508.214574 # average overall mshr miss latency
+system.cpu.toL2Bus.snoop_filter.tot_requests 18227021 # Total number of requests made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_requests 9111154 # Number of requests hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.hit_multi_requests 1151 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_snoops 1063 # Total number of snoops made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1063 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.cpu.toL2Bus.trans_dist::ReadResp 7226725 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackDirty 4702506 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackClean 7 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 6327661 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 1889149 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 1889149 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 638 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 7226087 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1283 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 27341612 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 27342895 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 41280 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 818983360 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 819024640 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 1919027 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 11034901 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 0.000201 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.014186 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 11032680 99.98% 99.98% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 2221 0.02% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 11034901 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 12794896500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 0.5 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 957000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 13672854000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.utilization 0.6 # Layer utilization (%)
+system.membus.trans_dist::ReadResp 1169580 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 1021127 # Transaction distribution
+system.membus.trans_dist::CleanEvict 897056 # Transaction distribution
+system.membus.trans_dist::ReadExReq 782134 # Transaction distribution
+system.membus.trans_dist::ReadExResp 782134 # Transaction distribution
+system.membus.trans_dist::ReadSharedReq 1169580 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 5821611 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 5821611 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 190261824 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 190261824 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 3869897 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 3869897 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 3869897 # Request fanout histogram
+system.membus.reqLayer0.occupancy 7968854000 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 0.3 # Layer utilization (%)
+system.membus.respLayer1.occupancy 9758570000 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 0.4 # Layer utilization (%)
+
+---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/x86/linux/simple-atomic/stats.txt b/tests/long/se/60.bzip2/ref/x86/linux/simple-atomic/stats.txt
index e69de29bb..65376a235 100644
--- a/tests/long/se/60.bzip2/ref/x86/linux/simple-atomic/stats.txt
+++ b/tests/long/se/60.bzip2/ref/x86/linux/simple-atomic/stats.txt
@@ -0,0 +1,127 @@
+
+---------- Begin Simulation Statistics ----------
+sim_seconds 2.846007 # Number of seconds simulated
+sim_ticks 2846007227500 # Number of ticks simulated
+final_tick 2846007227500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_freq 1000000000000 # Frequency of simulated ticks
+host_inst_rate 786137 # Simulator instruction rate (inst/s)
+host_op_rate 1224873 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 743780816 # Simulator tick rate (ticks/s)
+host_mem_usage 258352 # Number of bytes of host memory used
+host_seconds 3826.41 # Real time elapsed on the host
+sim_insts 3008081022 # Number of instructions simulated
+sim_ops 4686862596 # Number of ops (including micro ops) simulated
+system.voltage_domain.voltage 1 # Voltage in Volts
+system.clk_domain.clock 1000 # Clock period in ticks
+system.physmem.bytes_read::cpu.inst 32105863056 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 5023868345 # Number of bytes read from this memory
+system.physmem.bytes_read::total 37129731401 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 32105863056 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 32105863056 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::cpu.data 1544656792 # Number of bytes written to this memory
+system.physmem.bytes_written::total 1544656792 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 4013232882 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1239184746 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 5252417628 # Number of read requests responded to by this memory
+system.physmem.num_writes::cpu.data 438528338 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 438528338 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 11281019509 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 1765233867 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 13046253376 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 11281019509 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 11281019509 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::cpu.data 542745211 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 542745211 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 11281019509 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 2307979078 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 13588998587 # Total bandwidth to/from this memory (bytes/s)
+system.cpu_clk_domain.clock 500 # Clock period in ticks
+system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks
+system.cpu.workload.num_syscalls 46 # Number of system calls
+system.cpu.numCycles 5692014456 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.committedInsts 3008081022 # Number of instructions committed
+system.cpu.committedOps 4686862596 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 4684368009 # Number of integer alu accesses
+system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses
+system.cpu.num_func_calls 33534539 # number of times a function call or return occured
+system.cpu.num_conditional_control_insts 182173300 # number of instructions that are conditional controls
+system.cpu.num_int_insts 4684368009 # number of integer instructions
+system.cpu.num_fp_insts 0 # number of float instructions
+system.cpu.num_int_register_reads 10688755601 # number of times the integer registers were read
+system.cpu.num_int_register_writes 3999841477 # number of times the integer registers were written
+system.cpu.num_fp_register_reads 0 # number of times the floating registers were read
+system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
+system.cpu.num_cc_register_reads 1226718827 # number of times the CC registers were read
+system.cpu.num_cc_register_writes 1355930461 # number of times the CC registers were written
+system.cpu.num_mem_refs 1677713084 # number of memory refs
+system.cpu.num_load_insts 1239184746 # Number of load instructions
+system.cpu.num_store_insts 438528338 # Number of store instructions
+system.cpu.num_idle_cycles 0.002000 # Number of idle cycles
+system.cpu.num_busy_cycles 5692014455.998000 # Number of busy cycles
+system.cpu.not_idle_fraction 1.000000 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0.000000 # Percentage of idle cycles
+system.cpu.Branches 248500691 # Number of branches fetched
+system.cpu.op_class::No_OpClass 2494522 0.05% 0.05% # Class of executed instruction
+system.cpu.op_class::IntAlu 3006647871 64.15% 64.20% # Class of executed instruction
+system.cpu.op_class::IntMult 6215 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::IntDiv 904 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::FloatAdd 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::FloatCmp 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::FloatCvt 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::FloatMult 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::FloatDiv 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::FloatSqrt 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdAdd 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdAddAcc 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdAlu 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdCmp 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdCvt 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdMisc 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdMult 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdMultAcc 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdShift 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdShiftAcc 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdSqrt 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatAdd 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatAlu 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatCmp 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatCvt 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatDiv 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatMisc 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatMult 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatMultAcc 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatSqrt 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::MemRead 1239184746 26.44% 90.64% # Class of executed instruction
+system.cpu.op_class::MemWrite 438528338 9.36% 100.00% # Class of executed instruction
+system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::total 4686862596 # Class of executed instruction
+system.membus.trans_dist::ReadReq 5252417628 # Transaction distribution
+system.membus.trans_dist::ReadResp 5252417628 # Transaction distribution
+system.membus.trans_dist::WriteReq 438528338 # Transaction distribution
+system.membus.trans_dist::WriteResp 438528338 # Transaction distribution
+system.membus.pkt_count_system.cpu.icache_port::system.physmem.port 8026465764 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.icache_port::total 8026465764 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.dcache_port::system.physmem.port 3355426168 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.dcache_port::total 3355426168 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 11381891932 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.icache_port::system.physmem.port 32105863056 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.icache_port::total 32105863056 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.dcache_port::system.physmem.port 6568525137 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.dcache_port::total 6568525137 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 38674388193 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 5690945966 # Request fanout histogram
+system.membus.snoop_fanout::mean 0.705196 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0.455955 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 1677713084 29.48% 29.48% # Request fanout histogram
+system.membus.snoop_fanout::1 4013232882 70.52% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 1 # Request fanout histogram
+system.membus.snoop_fanout::total 5690945966 # Request fanout histogram
+
+---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/x86/linux/simple-timing/stats.txt b/tests/long/se/60.bzip2/ref/x86/linux/simple-timing/stats.txt
index e69de29bb..e4e1963fc 100644
--- a/tests/long/se/60.bzip2/ref/x86/linux/simple-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/x86/linux/simple-timing/stats.txt
@@ -0,0 +1,515 @@
+
+---------- Begin Simulation Statistics ----------
+sim_seconds 5.895948 # Number of seconds simulated
+sim_ticks 5895947852500 # Number of ticks simulated
+final_tick 5895947852500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_freq 1000000000000 # Frequency of simulated ticks
+host_inst_rate 545612 # Simulator instruction rate (inst/s)
+host_op_rate 850113 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1069419451 # Simulator tick rate (ticks/s)
+host_mem_usage 268340 # Number of bytes of host memory used
+host_seconds 5513.22 # Real time elapsed on the host
+sim_insts 3008081022 # Number of instructions simulated
+sim_ops 4686862596 # Number of ops (including micro ops) simulated
+system.voltage_domain.voltage 1 # Voltage in Volts
+system.clk_domain.clock 1000 # Clock period in ticks
+system.physmem.bytes_read::cpu.inst 43200 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 124876480 # Number of bytes read from this memory
+system.physmem.bytes_read::total 124919680 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 43200 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 43200 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 65426496 # Number of bytes written to this memory
+system.physmem.bytes_written::total 65426496 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 675 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1951195 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 1951870 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 1022289 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 1022289 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 7327 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 21180052 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 21187379 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 7327 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 7327 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 11096858 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 11096858 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 11096858 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 7327 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 21180052 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 32284237 # Total bandwidth to/from this memory (bytes/s)
+system.cpu_clk_domain.clock 500 # Clock period in ticks
+system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks
+system.cpu.workload.num_syscalls 46 # Number of system calls
+system.cpu.numCycles 11791895705 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.committedInsts 3008081022 # Number of instructions committed
+system.cpu.committedOps 4686862596 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 4684368009 # Number of integer alu accesses
+system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses
+system.cpu.num_func_calls 33534539 # number of times a function call or return occured
+system.cpu.num_conditional_control_insts 182173300 # number of instructions that are conditional controls
+system.cpu.num_int_insts 4684368009 # number of integer instructions
+system.cpu.num_fp_insts 0 # number of float instructions
+system.cpu.num_int_register_reads 10688755601 # number of times the integer registers were read
+system.cpu.num_int_register_writes 3999841477 # number of times the integer registers were written
+system.cpu.num_fp_register_reads 0 # number of times the floating registers were read
+system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
+system.cpu.num_cc_register_reads 1226718827 # number of times the CC registers were read
+system.cpu.num_cc_register_writes 1355930461 # number of times the CC registers were written
+system.cpu.num_mem_refs 1677713084 # number of memory refs
+system.cpu.num_load_insts 1239184746 # Number of load instructions
+system.cpu.num_store_insts 438528338 # Number of store instructions
+system.cpu.num_idle_cycles 0.002000 # Number of idle cycles
+system.cpu.num_busy_cycles 11791895704.997999 # Number of busy cycles
+system.cpu.not_idle_fraction 1.000000 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0.000000 # Percentage of idle cycles
+system.cpu.Branches 248500691 # Number of branches fetched
+system.cpu.op_class::No_OpClass 2494522 0.05% 0.05% # Class of executed instruction
+system.cpu.op_class::IntAlu 3006647871 64.15% 64.20% # Class of executed instruction
+system.cpu.op_class::IntMult 6215 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::IntDiv 904 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::FloatAdd 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::FloatCmp 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::FloatCvt 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::FloatMult 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::FloatDiv 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::FloatSqrt 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdAdd 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdAddAcc 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdAlu 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdCmp 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdCvt 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdMisc 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdMult 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdMultAcc 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdShift 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdShiftAcc 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdSqrt 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatAdd 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatAlu 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatCmp 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatCvt 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatDiv 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatMisc 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatMult 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatMultAcc 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::SimdFloatSqrt 0 0.00% 64.20% # Class of executed instruction
+system.cpu.op_class::MemRead 1239184746 26.44% 90.64% # Class of executed instruction
+system.cpu.op_class::MemWrite 438528338 9.36% 100.00% # Class of executed instruction
+system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::total 4686862596 # Class of executed instruction
+system.cpu.dcache.tags.replacements 9108581 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4084.587762 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 1668600407 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 9112677 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 183.107599 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 58914110500 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4084.587762 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.997214 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.997214 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 100 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 901 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 2764 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::3 329 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::4 2 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 3364538845 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 3364538845 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 1231961896 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 1231961896 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 436638511 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 436638511 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 1668600407 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 1668600407 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 1668600407 # number of overall hits
+system.cpu.dcache.overall_hits::total 1668600407 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 7222850 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 7222850 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1889827 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1889827 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 9112677 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 9112677 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 9112677 # number of overall misses
+system.cpu.dcache.overall_misses::total 9112677 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 151166404000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 151166404000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 62906975000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 62906975000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 214073379000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 214073379000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 214073379000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 214073379000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 1239184746 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 1239184746 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 438528338 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 438528338 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 1677713084 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 1677713084 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 1677713084 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 1677713084 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.005829 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.005829 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.004309 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.004309 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.005432 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.005432 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.005432 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.005432 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 20928.913656 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 20928.913656 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33287.160677 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 33287.160677 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 23491.821229 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 23491.821229 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 23491.821229 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 23491.821229 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.dcache.writebacks::writebacks 3682716 # number of writebacks
+system.cpu.dcache.writebacks::total 3682716 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7222850 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 7222850 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1889827 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1889827 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 9112677 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 9112677 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 9112677 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 9112677 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 143943554000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 143943554000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 61017148000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 61017148000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 204960702000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 204960702000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 204960702000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 204960702000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.005829 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.005829 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.004309 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.004309 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.005432 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.005432 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.005432 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.005432 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 19928.913656 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 19928.913656 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 32287.160677 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 32287.160677 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 22491.821229 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 22491.821229 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 22491.821229 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 22491.821229 # average overall mshr miss latency
+system.cpu.icache.tags.replacements 10 # number of replacements
+system.cpu.icache.tags.tagsinuse 555.751337 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 4013232207 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 675 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 5945529.195556 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 555.751337 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.271363 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.271363 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 665 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 33 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 632 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.324707 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 8026466439 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 8026466439 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 4013232207 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 4013232207 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 4013232207 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 4013232207 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 4013232207 # number of overall hits
+system.cpu.icache.overall_hits::total 4013232207 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 675 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 675 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 675 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 675 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 675 # number of overall misses
+system.cpu.icache.overall_misses::total 675 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 41859500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 41859500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 41859500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 41859500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 41859500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 41859500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 4013232882 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 4013232882 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 4013232882 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 4013232882 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 4013232882 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 4013232882 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000000 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000000 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000000 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000000 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000000 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000000 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 62014.074074 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 62014.074074 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 62014.074074 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 62014.074074 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 62014.074074 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 62014.074074 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.icache.writebacks::writebacks 10 # number of writebacks
+system.cpu.icache.writebacks::total 10 # number of writebacks
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 675 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 675 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 675 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 675 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 675 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 675 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 41184500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 41184500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 41184500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 41184500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 41184500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 41184500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000000 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000000 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000000 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 61014.074074 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 61014.074074 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 61014.074074 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 61014.074074 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 61014.074074 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 61014.074074 # average overall mshr miss latency
+system.cpu.l2cache.tags.replacements 1919169 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 31137.283983 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 14382005 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 1948952 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 7.379353 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 341160385000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 15261.679989 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 25.568616 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 15850.035379 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.465750 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000780 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.483705 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.950234 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 29783 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 99 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 24 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 995 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 740 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 27925 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.908905 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 149614323 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 149614323 # Number of data accesses
+system.cpu.l2cache.WritebackDirty_hits::writebacks 3682716 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackDirty_hits::total 3682716 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackClean_hits::writebacks 10 # number of WritebackClean hits
+system.cpu.l2cache.WritebackClean_hits::total 10 # number of WritebackClean hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 1107394 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 1107394 # number of ReadExReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 6054088 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 6054088 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.data 7161482 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 7161482 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.data 7161482 # number of overall hits
+system.cpu.l2cache.overall_hits::total 7161482 # number of overall hits
+system.cpu.l2cache.ReadExReq_misses::cpu.data 782433 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 782433 # number of ReadExReq misses
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 675 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 675 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 1168762 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 1168762 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 675 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 1951195 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 1951870 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 675 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 1951195 # number of overall misses
+system.cpu.l2cache.overall_misses::total 1951870 # number of overall misses
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 46554770500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 46554770500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 40170500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 40170500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 69541354000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 69541354000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 40170500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 116096124500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 116136295000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 40170500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 116096124500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 116136295000 # number of overall miss cycles
+system.cpu.l2cache.WritebackDirty_accesses::writebacks 3682716 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackDirty_accesses::total 3682716 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::writebacks 10 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::total 10 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1889827 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1889827 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 675 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 675 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 7222850 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 7222850 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 675 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 9112677 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 9113352 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 675 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 9112677 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 9113352 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.414024 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.414024 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 1 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 1 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.161815 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.161815 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.214119 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.214177 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.214119 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.214177 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 59500.008946 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 59500.008946 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 59511.851852 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 59511.851852 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 59500.012834 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 59500.012834 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 59511.851852 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 59500.011275 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 59500.015370 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 59511.851852 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 59500.011275 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 59500.015370 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.l2cache.writebacks::writebacks 1022289 # number of writebacks
+system.cpu.l2cache.writebacks::total 1022289 # number of writebacks
+system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 212 # number of CleanEvict MSHR misses
+system.cpu.l2cache.CleanEvict_mshr_misses::total 212 # number of CleanEvict MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 782433 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 782433 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 675 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 675 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 1168762 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 1168762 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 675 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 1951195 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 1951870 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 675 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 1951195 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 1951870 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 38730440500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 38730440500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 33420500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 33420500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 57853734000 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 57853734000 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 33420500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 96584174500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 96617595000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 33420500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 96584174500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 96617595000 # number of overall MSHR miss cycles
+system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
+system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.414024 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.414024 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 1 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.161815 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.161815 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.214119 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.214177 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.214119 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.214177 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 49500.008946 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 49500.008946 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 49511.851852 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 49511.851852 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 49500.012834 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 49500.012834 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 49511.851852 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 49500.011275 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 49500.015370 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 49511.851852 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 49500.011275 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 49500.015370 # average overall mshr miss latency
+system.cpu.toL2Bus.snoop_filter.tot_requests 18221943 # Total number of requests made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_requests 9108591 # Number of requests hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_snoops 1002 # Total number of snoops made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1002 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.cpu.toL2Bus.trans_dist::ReadResp 7223525 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackDirty 4705005 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackClean 10 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 6322745 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 1889827 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 1889827 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 675 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 7222850 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1360 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 27333935 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 27335295 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 43840 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 818905152 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 818948992 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 1919169 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 11032521 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 0.000091 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.009530 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 11031519 99.99% 99.99% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 1002 0.01% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 11032521 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 12793697500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 0.2 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 1012500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 13669015500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.utilization 0.2 # Layer utilization (%)
+system.membus.trans_dist::ReadResp 1169437 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 1022289 # Transaction distribution
+system.membus.trans_dist::CleanEvict 896090 # Transaction distribution
+system.membus.trans_dist::ReadExReq 782433 # Transaction distribution
+system.membus.trans_dist::ReadExResp 782433 # Transaction distribution
+system.membus.trans_dist::ReadSharedReq 1169437 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 5822119 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::total 5822119 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 5822119 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 190346176 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::total 190346176 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 190346176 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 3870249 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 3870249 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 3870249 # Request fanout histogram
+system.membus.reqLayer0.occupancy 7959407000 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 0.1 # Layer utilization (%)
+system.membus.respLayer1.occupancy 9759350000 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 0.2 # Layer utilization (%)
+
+---------- End Simulation Statistics ----------