From 5c3e8efeca37558d8fc073a60c8181512a97d093 Mon Sep 17 00:00:00 2001 From: Adrian Herrera Date: Wed, 4 Dec 2019 18:31:39 +0000 Subject: dev-arm: add FixedClock SimObject This patch adds a simple fixed-rate clock implementation based on SrcClockDomain. This provides RealView-derived platform users with a convenient way for auto-generating their platform clocks in the DTB. Change-Id: Ifade0cc8ed1b9e3423745698442cac5d8b99ab63 Reviewed-by: Giacomo Travaglini Reviewed-on: https://gem5-review.googlesource.com/c/public/gem5/+/24223 Maintainer: Giacomo Travaglini Tested-by: kokoro --- src/dev/arm/RealView.py | 23 +++++++++++++++++++++-- 1 file changed, 21 insertions(+), 2 deletions(-) diff --git a/src/dev/arm/RealView.py b/src/dev/arm/RealView.py index 38c0ac446..e65f118c1 100644 --- a/src/dev/arm/RealView.py +++ b/src/dev/arm/RealView.py @@ -45,7 +45,7 @@ from m5.defines import buildEnv from m5.params import * from m5.proxy import * from m5.util.fdthelper import * -from m5.objects.ClockDomain import ClockDomain +from m5.objects.ClockDomain import ClockDomain, SrcClockDomain from m5.objects.VoltageDomain import VoltageDomain from m5.objects.Device import \ BasicPioDevice, PioDevice, IsaFake, BadAddr, DmaDevice @@ -59,7 +59,6 @@ from m5.objects.SimpleMemory import SimpleMemory from m5.objects.Gic import * from m5.objects.EnergyCtrl import EnergyCtrl from m5.objects.ClockedObject import ClockedObject -from m5.objects.ClockDomain import SrcClockDomain from m5.objects.SubSystem import SubSystem from m5.objects.Graphics import ImageFormat from m5.objects.ClockedObject import ClockedObject @@ -351,6 +350,26 @@ class AmbaFake(AmbaPioDevice): ignore_access = Param.Bool(False, "Ignore reads/writes to this device, (e.g. IsaFake + AMBA)") amba_id = 0; +# Simple fixed-rate clock source. Intended to be instantiated in Platform +# instances for definition of clock bindings on DTB auto-generation +class FixedClock(SrcClockDomain): + # Keep track of the number of FixedClock instances in the system + # to provide unique names + _index = 0 + + def generateDeviceTree(self, state): + if len(self.clock) > 1: + fatal('FixedClock configured with multiple frequencies') + node = FdtNode('clock{}'.format(FixedClock._index)) + node.appendCompatible('fixed-clock') + node.append(FdtPropertyWords('#clock-cells', 0)) + node.append(FdtPropertyWords('clock-frequency', + self.clock[0].frequency)) + node.appendPhandle(self) + FixedClock._index += 1 + + yield node + class Pl011(Uart): type = 'Pl011' cxx_header = "dev/arm/pl011.hh" -- cgit v1.2.3