From 9ec59e8b691d0f2e49f0a8ea6e1284b1d9e4e669 Mon Sep 17 00:00:00 2001 From: Nilay Vaish Date: Sat, 4 Jan 2014 00:03:32 -0600 Subject: ruby: remove cntrl_id from python config scripts. --- configs/ruby/MOESI_CMP_directory.py | 13 ------------- 1 file changed, 13 deletions(-) (limited to 'configs/ruby/MOESI_CMP_directory.py') diff --git a/configs/ruby/MOESI_CMP_directory.py b/configs/ruby/MOESI_CMP_directory.py index 30fa6479c..9ebee8952 100644 --- a/configs/ruby/MOESI_CMP_directory.py +++ b/configs/ruby/MOESI_CMP_directory.py @@ -72,8 +72,6 @@ def create_system(options, system, piobus, dma_ports, ruby_system): l2_bits = int(math.log(options.num_l2caches, 2)) block_size_bits = int(math.log(options.cacheline_size, 2)) - cntrl_count = 0 - for i in xrange(options.num_cpus): # # First create the Ruby objects associated with this cpu @@ -88,7 +86,6 @@ def create_system(options, system, piobus, dma_ports, ruby_system): is_icache = False) l1_cntrl = L1Cache_Controller(version = i, - cntrl_id = cntrl_count, L1Icache = l1i_cache, L1Dcache = l1d_cache, l2_select_num_bits = l2_bits, @@ -114,8 +111,6 @@ def create_system(options, system, piobus, dma_ports, ruby_system): cpu_sequencers.append(cpu_seq) l1_cntrl_nodes.append(l1_cntrl) - cntrl_count += 1 - l2_index_start = block_size_bits + l2_bits for i in xrange(options.num_l2caches): @@ -127,7 +122,6 @@ def create_system(options, system, piobus, dma_ports, ruby_system): start_index_bit = l2_index_start) l2_cntrl = L2Cache_Controller(version = i, - cntrl_id = cntrl_count, L2cache = l2_cache, transitions_per_cycle = options.ports, ruby_system = ruby_system) @@ -135,8 +129,6 @@ def create_system(options, system, piobus, dma_ports, ruby_system): exec("ruby_system.l2_cntrl%d = l2_cntrl" % i) l2_cntrl_nodes.append(l2_cntrl) - cntrl_count += 1 - phys_mem_size = sum(map(lambda r: r.size(), system.mem_ranges)) assert(phys_mem_size % options.num_dirs == 0) mem_module_size = phys_mem_size / options.num_dirs @@ -162,7 +154,6 @@ def create_system(options, system, piobus, dma_ports, ruby_system): dir_size.value = mem_module_size dir_cntrl = Directory_Controller(version = i, - cntrl_id = cntrl_count, directory = \ RubyDirectoryMemory(version = i, size = dir_size, @@ -174,8 +165,6 @@ def create_system(options, system, piobus, dma_ports, ruby_system): exec("ruby_system.dir_cntrl%d = dir_cntrl" % i) dir_cntrl_nodes.append(dir_cntrl) - cntrl_count += 1 - for i, dma_port in enumerate(dma_ports): # # Create the Ruby objects associated with the dma controller @@ -184,7 +173,6 @@ def create_system(options, system, piobus, dma_ports, ruby_system): ruby_system = ruby_system) dma_cntrl = DMA_Controller(version = i, - cntrl_id = cntrl_count, dma_sequencer = dma_seq, transitions_per_cycle = options.ports, ruby_system = ruby_system) @@ -192,7 +180,6 @@ def create_system(options, system, piobus, dma_ports, ruby_system): exec("ruby_system.dma_cntrl%d = dma_cntrl" % i) exec("ruby_system.dma_cntrl%d.dma_sequencer.slave = dma_port" % i) dma_cntrl_nodes.append(dma_cntrl) - cntrl_count += 1 all_cntrls = l1_cntrl_nodes + \ l2_cntrl_nodes + \ -- cgit v1.2.3