From 8833b4cd44457d50b45a4dfe642cdb5e51c0889d Mon Sep 17 00:00:00 2001 From: Gabe Black Date: Tue, 26 Feb 2008 02:20:40 -0500 Subject: Bus: Update the stats for the recent bus fix. --HG-- extra : convert_revision : dc29f7b5e6fa30a50305193cb0e5aed942f7e407 --- .../00.gzip/ref/alpha/tru64/o3-timing/config.ini | 2 + .../00.gzip/ref/alpha/tru64/o3-timing/m5stats.txt | 584 ++++++++++----------- .../long/00.gzip/ref/alpha/tru64/o3-timing/stderr | 2 +- .../ref/alpha/tru64/simple-timing/config.ini | 2 + .../ref/alpha/tru64/simple-timing/m5stats.txt | 98 ++-- .../00.gzip/ref/alpha/tru64/simple-timing/stderr | 2 +- 6 files changed, 347 insertions(+), 343 deletions(-) (limited to 'tests/long/00.gzip/ref/alpha') diff --git a/tests/long/00.gzip/ref/alpha/tru64/o3-timing/config.ini b/tests/long/00.gzip/ref/alpha/tru64/o3-timing/config.ini index 30f3d3df9..60a97b97b 100644 --- a/tests/long/00.gzip/ref/alpha/tru64/o3-timing/config.ini +++ b/tests/long/00.gzip/ref/alpha/tru64/o3-timing/config.ini @@ -354,6 +354,7 @@ type=Bus block_size=64 bus_id=0 clock=1000 +header_cycles=1 responder_set=false width=64 port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.l2cache.cpu_side @@ -383,6 +384,7 @@ type=Bus block_size=64 bus_id=0 clock=1000 +header_cycles=1 responder_set=false width=64 port=system.physmem.port[0] system.cpu.l2cache.mem_side diff --git a/tests/long/00.gzip/ref/alpha/tru64/o3-timing/m5stats.txt b/tests/long/00.gzip/ref/alpha/tru64/o3-timing/m5stats.txt index 0aa6cb0e2..04959f23f 100644 --- a/tests/long/00.gzip/ref/alpha/tru64/o3-timing/m5stats.txt +++ b/tests/long/00.gzip/ref/alpha/tru64/o3-timing/m5stats.txt @@ -1,40 +1,40 @@ ---------- Begin Simulation Statistics ---------- global.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -global.BPredUnit.BTBHits 65654561 # Number of BTB hits -global.BPredUnit.BTBLookups 73151995 # Number of BTB lookups -global.BPredUnit.RASInCorrect 169 # Number of incorrect RAS predictions. -global.BPredUnit.condIncorrect 4205600 # Number of conditional branches incorrect -global.BPredUnit.condPredicted 70082652 # Number of conditional branches predicted -global.BPredUnit.lookups 76008681 # Number of BP lookups -global.BPredUnit.usedRAS 1691598 # Number of times the RAS was used to get a target. -host_inst_rate 128115 # Simulator instruction rate (inst/s) -host_mem_usage 179076 # Number of bytes of host memory used -host_seconds 4414.41 # Real time elapsed on the host -host_tick_rate 36753376 # Simulator tick rate (ticks/s) -memdepunit.memDep.conflictingLoads 16547976 # Number of conflicting loads. -memdepunit.memDep.conflictingStores 11089768 # Number of conflicting stores. -memdepunit.memDep.insertedLoads 126749521 # Number of loads inserted to the mem dependence unit. -memdepunit.memDep.insertedStores 43031323 # Number of stores inserted to the mem dependence unit. +global.BPredUnit.BTBHits 65739146 # Number of BTB hits +global.BPredUnit.BTBLookups 73253175 # Number of BTB lookups +global.BPredUnit.RASInCorrect 177 # Number of incorrect RAS predictions. +global.BPredUnit.condIncorrect 4205990 # Number of conditional branches incorrect +global.BPredUnit.condPredicted 70175548 # Number of conditional branches predicted +global.BPredUnit.lookups 76112488 # Number of BP lookups +global.BPredUnit.usedRAS 1692573 # Number of times the RAS was used to get a target. +host_inst_rate 185893 # Simulator instruction rate (inst/s) +host_mem_usage 223968 # Number of bytes of host memory used +host_seconds 3042.35 # Real time elapsed on the host +host_tick_rate 54375513 # Simulator tick rate (ticks/s) +memdepunit.memDep.conflictingLoads 21896719 # Number of conflicting loads. +memdepunit.memDep.conflictingStores 16284345 # Number of conflicting stores. +memdepunit.memDep.insertedLoads 127086189 # Number of loads inserted to the mem dependence unit. +memdepunit.memDep.insertedStores 43192001 # Number of stores inserted to the mem dependence unit. sim_freq 1000000000000 # Frequency of simulated ticks sim_insts 565552443 # Number of instructions simulated -sim_seconds 0.162244 # Number of seconds simulated -sim_ticks 162244431000 # Number of ticks simulated +sim_seconds 0.165429 # Number of seconds simulated +sim_ticks 165429421500 # Number of ticks simulated system.cpu.commit.COM:branches 62547159 # Number of branches committed -system.cpu.commit.COM:bw_lim_events 20224381 # number cycles where commit BW limit reached +system.cpu.commit.COM:bw_lim_events 20148945 # number cycles where commit BW limit reached system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits system.cpu.commit.COM:committed_per_cycle.start_dist # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle.samples 314748435 +system.cpu.commit.COM:committed_per_cycle.samples 320950455 system.cpu.commit.COM:committed_per_cycle.min_value 0 - 0 101194182 3215.08% - 1 100733142 3200.43% - 2 36585553 1162.37% - 3 9846995 312.85% - 4 9788938 311.01% - 5 22215967 705.83% - 6 12733844 404.57% - 7 1425433 45.29% - 8 20224381 642.56% + 0 102049912 3179.62% + 1 106118520 3306.38% + 2 36548740 1138.77% + 3 11550344 359.88% + 4 9951958 310.08% + 5 22152324 690.21% + 6 10779065 335.85% + 7 1650647 51.43% + 8 20148945 627.79% system.cpu.commit.COM:committed_per_cycle.max_value 8 system.cpu.commit.COM:committed_per_cycle.end_dist @@ -43,72 +43,72 @@ system.cpu.commit.COM:loads 115049510 # Nu system.cpu.commit.COM:membars 0 # Number of memory barriers committed system.cpu.commit.COM:refs 154862033 # Number of memory references committed system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed -system.cpu.commit.branchMispredicts 4204974 # The number of times a branch was mispredicted +system.cpu.commit.branchMispredicts 4205367 # The number of times a branch was mispredicted system.cpu.commit.commitCommittedInsts 601856963 # The number of committed instructions system.cpu.commit.commitNonSpecStalls 17 # The number of times commit has been forced to stall to communicate backwards -system.cpu.commit.commitSquashedInsts 60291190 # The number of squashed insts skipped by commit +system.cpu.commit.commitSquashedInsts 61707712 # The number of squashed insts skipped by commit system.cpu.committedInsts 565552443 # Number of Instructions Simulated system.cpu.committedInsts_total 565552443 # Number of Instructions Simulated -system.cpu.cpi 0.573756 # CPI: Cycles Per Instruction -system.cpu.cpi_total 0.573756 # CPI: Total CPI of All Threads +system.cpu.cpi 0.585019 # CPI: Cycles Per Instruction +system.cpu.cpi_total 0.585019 # CPI: Total CPI of All Threads system.cpu.dcache.LoadLockedReq_accesses 1 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.LoadLockedReq_hits 1 # number of LoadLockedReq hits -system.cpu.dcache.ReadReq_accesses 111502528 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_avg_miss_latency 18844.916681 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency 2949.400439 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_hits 111286370 # number of ReadReq hits -system.cpu.dcache.ReadReq_miss_latency 4073479500 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_rate 0.001939 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_misses 216158 # number of ReadReq misses -system.cpu.dcache.ReadReq_mshr_hits 638347 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_miss_latency 637536500 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_rate 0.001939 # mshr miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_mshr_misses 216158 # number of ReadReq MSHR misses -system.cpu.dcache.WriteReq_accesses 37793986 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_avg_miss_latency 31985.983848 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency 5397.978661 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_hits 37456762 # number of WriteReq hits -system.cpu.dcache.WriteReq_miss_latency 10786441417 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_rate 0.008923 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_misses 337224 # number of WriteReq misses -system.cpu.dcache.WriteReq_mshr_hits 1657335 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_miss_latency 1820327956 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_rate 0.008923 # mshr miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_mshr_misses 337224 # number of WriteReq MSHR misses -system.cpu.dcache.avg_blocked_cycles_no_mshrs 500 # average number of cycles each access was blocked -system.cpu.dcache.avg_blocked_cycles_no_targets 1750 # average number of cycles each access was blocked -system.cpu.dcache.avg_refs 314.756278 # Average number of references to valid blocks. -system.cpu.dcache.blocked_no_mshrs 1 # number of cycles access was blocked +system.cpu.dcache.ReadReq_accesses 114321557 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_avg_miss_latency 26993.890628 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency 3367.177206 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_hits 114105250 # number of ReadReq hits +system.cpu.dcache.ReadReq_miss_latency 5838967500 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_rate 0.001892 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_misses 216307 # number of ReadReq misses +system.cpu.dcache.ReadReq_mshr_hits 716795 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_miss_latency 728344000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_rate 0.001892 # mshr miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_mshr_misses 216307 # number of ReadReq MSHR misses +system.cpu.dcache.WriteReq_accesses 37579282 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.WriteReq_avg_miss_latency 48790.597140 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency 7159.473367 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_hits 37241994 # number of WriteReq hits +system.cpu.dcache.WriteReq_miss_latency 16456482928 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_rate 0.008975 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_misses 337288 # number of WriteReq misses +system.cpu.dcache.WriteReq_mshr_hits 1872039 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_miss_latency 2414804453 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_rate 0.008975 # mshr miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_mshr_misses 337288 # number of WriteReq MSHR misses +system.cpu.dcache.avg_blocked_cycles_no_mshrs 1999.750000 # average number of cycles each access was blocked +system.cpu.dcache.avg_blocked_cycles_no_targets 2750 # average number of cycles each access was blocked +system.cpu.dcache.avg_refs 320.196392 # Average number of references to valid blocks. +system.cpu.dcache.blocked_no_mshrs 4 # number of cycles access was blocked system.cpu.dcache.blocked_no_targets 4 # number of cycles access was blocked -system.cpu.dcache.blocked_cycles_no_mshrs 500 # number of cycles access was blocked -system.cpu.dcache.blocked_cycles_no_targets 7000 # number of cycles access was blocked +system.cpu.dcache.blocked_cycles_no_mshrs 7999 # number of cycles access was blocked +system.cpu.dcache.blocked_cycles_no_targets 11000 # number of cycles access was blocked system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.demand_accesses 149296514 # number of demand (read+write) accesses -system.cpu.dcache.demand_avg_miss_latency 26852.917003 # average overall miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency 4441.533075 # average overall mshr miss latency -system.cpu.dcache.demand_hits 148743132 # number of demand (read+write) hits -system.cpu.dcache.demand_miss_latency 14859920917 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_rate 0.003707 # miss rate for demand accesses -system.cpu.dcache.demand_misses 553382 # number of demand (read+write) misses -system.cpu.dcache.demand_mshr_hits 2295682 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_miss_latency 2457864456 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_rate 0.003707 # mshr miss rate for demand accesses -system.cpu.dcache.demand_mshr_misses 553382 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_accesses 151900839 # number of demand (read+write) accesses +system.cpu.dcache.demand_avg_miss_latency 40273.937496 # average overall miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency 5677.703832 # average overall mshr miss latency +system.cpu.dcache.demand_hits 151347244 # number of demand (read+write) hits +system.cpu.dcache.demand_miss_latency 22295450428 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_rate 0.003644 # miss rate for demand accesses +system.cpu.dcache.demand_misses 553595 # number of demand (read+write) misses +system.cpu.dcache.demand_mshr_hits 2588834 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_miss_latency 3143148453 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_rate 0.003644 # mshr miss rate for demand accesses +system.cpu.dcache.demand_mshr_misses 553595 # number of demand (read+write) MSHR misses system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.dcache.overall_accesses 149296514 # number of overall (read+write) accesses -system.cpu.dcache.overall_avg_miss_latency 26852.917003 # average overall miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency 4441.533075 # average overall mshr miss latency +system.cpu.dcache.overall_accesses 151900839 # number of overall (read+write) accesses +system.cpu.dcache.overall_avg_miss_latency 40273.937496 # average overall miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency 5677.703832 # average overall mshr miss latency system.cpu.dcache.overall_avg_mshr_uncacheable_latency # average overall mshr uncacheable latency -system.cpu.dcache.overall_hits 148743132 # number of overall hits -system.cpu.dcache.overall_miss_latency 14859920917 # number of overall miss cycles -system.cpu.dcache.overall_miss_rate 0.003707 # miss rate for overall accesses -system.cpu.dcache.overall_misses 553382 # number of overall misses -system.cpu.dcache.overall_mshr_hits 2295682 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_miss_latency 2457864456 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_rate 0.003707 # mshr miss rate for overall accesses -system.cpu.dcache.overall_mshr_misses 553382 # number of overall MSHR misses +system.cpu.dcache.overall_hits 151347244 # number of overall hits +system.cpu.dcache.overall_miss_latency 22295450428 # number of overall miss cycles +system.cpu.dcache.overall_miss_rate 0.003644 # miss rate for overall accesses +system.cpu.dcache.overall_misses 553595 # number of overall misses +system.cpu.dcache.overall_mshr_hits 2588834 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_miss_latency 3143148453 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_rate 0.003644 # mshr miss rate for overall accesses +system.cpu.dcache.overall_mshr_misses 553595 # number of overall MSHR misses system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses system.cpu.dcache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache @@ -120,104 +120,104 @@ system.cpu.dcache.prefetcher.num_hwpf_issued 0 system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated system.cpu.dcache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time -system.cpu.dcache.replacements 468726 # number of replacements -system.cpu.dcache.sampled_refs 472822 # Sample count of references to valid blocks. +system.cpu.dcache.replacements 468826 # number of replacements +system.cpu.dcache.sampled_refs 472922 # Sample count of references to valid blocks. system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.dcache.tagsinuse 4095.314104 # Cycle average of tags in use -system.cpu.dcache.total_refs 148823693 # Total number of references to valid blocks. -system.cpu.dcache.warmup_cycle 40784000 # Cycle when the warmup percentage was hit. -system.cpu.dcache.writebacks 334059 # number of writebacks -system.cpu.decode.DECODE:BlockedCycles 42566270 # Number of cycles decode is blocked -system.cpu.decode.DECODE:BranchMispred 654 # Number of times decode detected a branch misprediction -system.cpu.decode.DECODE:BranchResolved 4158683 # Number of times decode resolved a branch -system.cpu.decode.DECODE:DecodedInsts 688606993 # Number of instructions handled by decode -system.cpu.decode.DECODE:IdleCycles 143063088 # Number of cycles decode is idle -system.cpu.decode.DECODE:RunCycles 123633498 # Number of cycles decode is running -system.cpu.decode.DECODE:SquashCycles 9740149 # Number of cycles decode is squashing -system.cpu.decode.DECODE:SquashedInsts 1993 # Number of squashed instructions handled by decode -system.cpu.decode.DECODE:UnblockCycles 5485580 # Number of cycles decode is unblocking -system.cpu.dtb.accesses 162949466 # DTB accesses +system.cpu.dcache.tagsinuse 4095.170465 # Cycle average of tags in use +system.cpu.dcache.total_refs 151427918 # Total number of references to valid blocks. +system.cpu.dcache.warmup_cycle 50285000 # Cycle when the warmup percentage was hit. +system.cpu.dcache.writebacks 334126 # number of writebacks +system.cpu.decode.DECODE:BlockedCycles 46422286 # Number of cycles decode is blocked +system.cpu.decode.DECODE:BranchMispred 645 # Number of times decode detected a branch misprediction +system.cpu.decode.DECODE:BranchResolved 4161088 # Number of times decode resolved a branch +system.cpu.decode.DECODE:DecodedInsts 690019158 # Number of instructions handled by decode +system.cpu.decode.DECODE:IdleCycles 145191324 # Number of cycles decode is idle +system.cpu.decode.DECODE:RunCycles 123829448 # Number of cycles decode is running +system.cpu.decode.DECODE:SquashCycles 9907520 # Number of cycles decode is squashing +system.cpu.decode.DECODE:SquashedInsts 1984 # Number of squashed instructions handled by decode +system.cpu.decode.DECODE:UnblockCycles 5507398 # Number of cycles decode is unblocking +system.cpu.dtb.accesses 163087430 # DTB accesses system.cpu.dtb.acv 0 # DTB access violations -system.cpu.dtb.hits 162906256 # DTB hits -system.cpu.dtb.misses 43210 # DTB misses -system.cpu.dtb.read_accesses 122197654 # DTB read accesses +system.cpu.dtb.hits 163038163 # DTB hits +system.cpu.dtb.misses 49267 # DTB misses +system.cpu.dtb.read_accesses 122338189 # DTB read accesses system.cpu.dtb.read_acv 0 # DTB read access violations -system.cpu.dtb.read_hits 122179184 # DTB read hits -system.cpu.dtb.read_misses 18470 # DTB read misses -system.cpu.dtb.write_accesses 40751812 # DTB write accesses +system.cpu.dtb.read_hits 122317544 # DTB read hits +system.cpu.dtb.read_misses 20645 # DTB read misses +system.cpu.dtb.write_accesses 40749241 # DTB write accesses system.cpu.dtb.write_acv 0 # DTB write access violations -system.cpu.dtb.write_hits 40727072 # DTB write hits -system.cpu.dtb.write_misses 24740 # DTB write misses -system.cpu.fetch.Branches 76008681 # Number of branches that fetch encountered -system.cpu.fetch.CacheLines 65896748 # Number of cache lines fetched -system.cpu.fetch.Cycles 196824794 # Number of cycles fetch has run and was not squashing or blocked -system.cpu.fetch.IcacheSquashes 1364007 # Number of outstanding Icache misses that were squashed -system.cpu.fetch.Insts 697754611 # Number of instructions fetch has processed -system.cpu.fetch.SquashCycles 4231353 # Number of cycles fetch has spent squashing -system.cpu.fetch.branchRate 0.234241 # Number of branch fetches per cycle -system.cpu.fetch.icacheStallCycles 65896748 # Number of cycles fetch is stalled on an Icache miss -system.cpu.fetch.predictedBranches 67346159 # Number of branches that fetch has predicted taken -system.cpu.fetch.rate 2.150319 # Number of inst fetches per cycle +system.cpu.dtb.write_hits 40720619 # DTB write hits +system.cpu.dtb.write_misses 28622 # DTB write misses +system.cpu.fetch.Branches 76112488 # Number of branches that fetch encountered +system.cpu.fetch.CacheLines 66025670 # Number of cache lines fetched +system.cpu.fetch.Cycles 197184214 # Number of cycles fetch has run and was not squashing or blocked +system.cpu.fetch.IcacheSquashes 1351502 # Number of outstanding Icache misses that were squashed +system.cpu.fetch.Insts 699221634 # Number of instructions fetch has processed +system.cpu.fetch.SquashCycles 4235220 # Number of cycles fetch has spent squashing +system.cpu.fetch.branchRate 0.230045 # Number of branch fetches per cycle +system.cpu.fetch.icacheStallCycles 66025670 # Number of cycles fetch is stalled on an Icache miss +system.cpu.fetch.predictedBranches 67431719 # Number of branches that fetch has predicted taken +system.cpu.fetch.rate 2.113353 # Number of inst fetches per cycle system.cpu.fetch.rateDist.start_dist # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist.samples 324488585 +system.cpu.fetch.rateDist.samples 330857976 system.cpu.fetch.rateDist.min_value 0 - 0 193560578 5965.10% - 1 10362197 319.34% - 2 15850739 488.48% - 3 14596639 449.84% - 4 12316094 379.55% - 5 14809266 456.39% - 6 6007554 185.14% - 7 3339155 102.91% - 8 53646363 1653.26% + 0 199699470 6035.81% + 1 10371896 313.48% + 2 15863038 479.45% + 3 14602598 441.36% + 4 12358229 373.52% + 5 14818818 447.89% + 6 6010699 181.67% + 7 3341156 100.98% + 8 53792072 1625.84% system.cpu.fetch.rateDist.max_value 8 system.cpu.fetch.rateDist.end_dist -system.cpu.icache.ReadReq_accesses 65896658 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_avg_miss_latency 7912.777778 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency 5485 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_hits 65895758 # number of ReadReq hits -system.cpu.icache.ReadReq_miss_latency 7121500 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_accesses 66025546 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_avg_miss_latency 10641.352550 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency 6819.290466 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_hits 66024644 # number of ReadReq hits +system.cpu.icache.ReadReq_miss_latency 9598500 # number of ReadReq miss cycles system.cpu.icache.ReadReq_miss_rate 0.000014 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_misses 900 # number of ReadReq misses -system.cpu.icache.ReadReq_mshr_hits 90 # number of ReadReq MSHR hits -system.cpu.icache.ReadReq_mshr_miss_latency 4936500 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_misses 902 # number of ReadReq misses +system.cpu.icache.ReadReq_mshr_hits 124 # number of ReadReq MSHR hits +system.cpu.icache.ReadReq_mshr_miss_latency 6151000 # number of ReadReq MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate 0.000014 # mshr miss rate for ReadReq accesses -system.cpu.icache.ReadReq_mshr_misses 900 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses 902 # number of ReadReq MSHR misses system.cpu.icache.avg_blocked_cycles_no_mshrs # average number of cycles each access was blocked system.cpu.icache.avg_blocked_cycles_no_targets # average number of cycles each access was blocked -system.cpu.icache.avg_refs 73217.508889 # Average number of references to valid blocks. +system.cpu.icache.avg_refs 73198.053215 # Average number of references to valid blocks. system.cpu.icache.blocked_no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles_no_targets 0 # number of cycles access was blocked system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.demand_accesses 65896658 # number of demand (read+write) accesses -system.cpu.icache.demand_avg_miss_latency 7912.777778 # average overall miss latency -system.cpu.icache.demand_avg_mshr_miss_latency 5485 # average overall mshr miss latency -system.cpu.icache.demand_hits 65895758 # number of demand (read+write) hits -system.cpu.icache.demand_miss_latency 7121500 # number of demand (read+write) miss cycles +system.cpu.icache.demand_accesses 66025546 # number of demand (read+write) accesses +system.cpu.icache.demand_avg_miss_latency 10641.352550 # average overall miss latency +system.cpu.icache.demand_avg_mshr_miss_latency 6819.290466 # average overall mshr miss latency +system.cpu.icache.demand_hits 66024644 # number of demand (read+write) hits +system.cpu.icache.demand_miss_latency 9598500 # number of demand (read+write) miss cycles system.cpu.icache.demand_miss_rate 0.000014 # miss rate for demand accesses -system.cpu.icache.demand_misses 900 # number of demand (read+write) misses -system.cpu.icache.demand_mshr_hits 90 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_miss_latency 4936500 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_misses 902 # number of demand (read+write) misses +system.cpu.icache.demand_mshr_hits 124 # number of demand (read+write) MSHR hits +system.cpu.icache.demand_mshr_miss_latency 6151000 # number of demand (read+write) MSHR miss cycles system.cpu.icache.demand_mshr_miss_rate 0.000014 # mshr miss rate for demand accesses -system.cpu.icache.demand_mshr_misses 900 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses 902 # number of demand (read+write) MSHR misses system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.icache.overall_accesses 65896658 # number of overall (read+write) accesses -system.cpu.icache.overall_avg_miss_latency 7912.777778 # average overall miss latency -system.cpu.icache.overall_avg_mshr_miss_latency 5485 # average overall mshr miss latency +system.cpu.icache.overall_accesses 66025546 # number of overall (read+write) accesses +system.cpu.icache.overall_avg_miss_latency 10641.352550 # average overall miss latency +system.cpu.icache.overall_avg_mshr_miss_latency 6819.290466 # average overall mshr miss latency system.cpu.icache.overall_avg_mshr_uncacheable_latency # average overall mshr uncacheable latency -system.cpu.icache.overall_hits 65895758 # number of overall hits -system.cpu.icache.overall_miss_latency 7121500 # number of overall miss cycles +system.cpu.icache.overall_hits 66024644 # number of overall hits +system.cpu.icache.overall_miss_latency 9598500 # number of overall miss cycles system.cpu.icache.overall_miss_rate 0.000014 # miss rate for overall accesses -system.cpu.icache.overall_misses 900 # number of overall misses -system.cpu.icache.overall_mshr_hits 90 # number of overall MSHR hits -system.cpu.icache.overall_mshr_miss_latency 4936500 # number of overall MSHR miss cycles +system.cpu.icache.overall_misses 902 # number of overall misses +system.cpu.icache.overall_mshr_hits 124 # number of overall MSHR hits +system.cpu.icache.overall_mshr_miss_latency 6151000 # number of overall MSHR miss cycles system.cpu.icache.overall_mshr_miss_rate 0.000014 # mshr miss rate for overall accesses -system.cpu.icache.overall_mshr_misses 900 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses 902 # number of overall MSHR misses system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses system.cpu.icache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache @@ -229,63 +229,63 @@ system.cpu.icache.prefetcher.num_hwpf_issued 0 system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated system.cpu.icache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time -system.cpu.icache.replacements 33 # number of replacements -system.cpu.icache.sampled_refs 900 # Sample count of references to valid blocks. +system.cpu.icache.replacements 32 # number of replacements +system.cpu.icache.sampled_refs 902 # Sample count of references to valid blocks. system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.icache.tagsinuse 768.164023 # Cycle average of tags in use -system.cpu.icache.total_refs 65895758 # Total number of references to valid blocks. +system.cpu.icache.tagsinuse 769.239178 # Cycle average of tags in use +system.cpu.icache.total_refs 66024644 # Total number of references to valid blocks. system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.cpu.icache.writebacks 0 # number of writebacks -system.cpu.idleCycles 278 # Total number of cycles that the CPU has spent unscheduled due to idling -system.cpu.iew.EXEC:branches 67308634 # Number of branches executed -system.cpu.iew.EXEC:nop 42970883 # number of nop insts executed -system.cpu.iew.EXEC:rate 1.845233 # Inst execution rate -system.cpu.iew.EXEC:refs 163887352 # number of memory reference insts executed -system.cpu.iew.EXEC:stores 41147603 # Number of stores executed +system.cpu.idleCycles 868 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu.iew.EXEC:branches 67336673 # Number of branches executed +system.cpu.iew.EXEC:nop 43018581 # number of nop insts executed +system.cpu.iew.EXEC:rate 1.810881 # Inst execution rate +system.cpu.iew.EXEC:refs 164027135 # number of memory reference insts executed +system.cpu.iew.EXEC:stores 41145337 # Number of stores executed system.cpu.iew.EXEC:swp 0 # number of swp insts executed -system.cpu.iew.WB:consumers 489989790 # num instructions consuming a value -system.cpu.iew.WB:count 595601295 # cumulative count of insts written-back -system.cpu.iew.WB:fanout 0.806975 # average fanout of values written-back +system.cpu.iew.WB:consumers 491694974 # num instructions consuming a value +system.cpu.iew.WB:count 595952322 # cumulative count of insts written-back +system.cpu.iew.WB:fanout 0.808476 # average fanout of values written-back system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ -system.cpu.iew.WB:producers 395409527 # num instructions producing a value -system.cpu.iew.WB:rate 1.835506 # insts written-back per cycle -system.cpu.iew.WB:sent 596765761 # cumulative count of insts sent to commit -system.cpu.iew.branchMispredicts 4670315 # Number of branch mispredicts detected at execute -system.cpu.iew.iewBlockCycles 16012 # Number of cycles IEW is blocking -system.cpu.iew.iewDispLoadInsts 126749521 # Number of dispatched load instructions +system.cpu.iew.WB:producers 397523802 # num instructions producing a value +system.cpu.iew.WB:rate 1.801228 # insts written-back per cycle +system.cpu.iew.WB:sent 597113280 # cumulative count of insts sent to commit +system.cpu.iew.branchMispredicts 4671395 # Number of branch mispredicts detected at execute +system.cpu.iew.iewBlockCycles 85472 # Number of cycles IEW is blocking +system.cpu.iew.iewDispLoadInsts 127086189 # Number of dispatched load instructions system.cpu.iew.iewDispNonSpecInsts 22 # Number of dispatched non-speculative instructions -system.cpu.iew.iewDispSquashedInsts 3266921 # Number of squashed instructions skipped by dispatch -system.cpu.iew.iewDispStoreInsts 43031323 # Number of dispatched store instructions -system.cpu.iew.iewDispatchedInsts 662307026 # Number of instructions dispatched to IQ -system.cpu.iew.iewExecLoadInsts 122739749 # Number of load instructions executed -system.cpu.iew.iewExecSquashedInsts 6453693 # Number of squashed instructions skipped in execute -system.cpu.iew.iewExecutedInsts 598757600 # Number of executed instructions -system.cpu.iew.iewIQFullEvents 772 # Number of times the IQ has become full, causing a stall +system.cpu.iew.iewDispSquashedInsts 3259094 # Number of squashed instructions skipped by dispatch +system.cpu.iew.iewDispStoreInsts 43192001 # Number of dispatched store instructions +system.cpu.iew.iewDispatchedInsts 663707703 # Number of instructions dispatched to IQ +system.cpu.iew.iewExecLoadInsts 122881798 # Number of load instructions executed +system.cpu.iew.iewExecSquashedInsts 6536173 # Number of squashed instructions skipped in execute +system.cpu.iew.iewExecutedInsts 599145915 # Number of executed instructions +system.cpu.iew.iewIQFullEvents 1317 # Number of times the IQ has become full, causing a stall system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu.iew.iewLSQFullEvents 2 # Number of times the LSQ has become full, causing a stall -system.cpu.iew.iewSquashCycles 9740149 # Number of cycles IEW is squashing -system.cpu.iew.iewUnblockCycles 3730 # Number of cycles IEW is unblocking +system.cpu.iew.iewLSQFullEvents 10 # Number of times the LSQ has become full, causing a stall +system.cpu.iew.iewSquashCycles 9907520 # Number of cycles IEW is squashing +system.cpu.iew.iewUnblockCycles 4668 # Number of cycles IEW is unblocking system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding -system.cpu.iew.lsq.thread.0.cacheBlocked 110 # Number of times an access to memory failed due to the cache being blocked -system.cpu.iew.lsq.thread.0.forwLoads 10032402 # Number of loads that had data forwarded from stores -system.cpu.iew.lsq.thread.0.ignoredResponses 14046 # Number of memory responses ignored because the instruction is squashed +system.cpu.iew.lsq.thread.0.cacheBlocked 4162 # Number of times an access to memory failed due to the cache being blocked +system.cpu.iew.lsq.thread.0.forwLoads 7269203 # Number of loads that had data forwarded from stores +system.cpu.iew.lsq.thread.0.ignoredResponses 14266 # Number of memory responses ignored because the instruction is squashed system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address -system.cpu.iew.lsq.thread.0.memOrderViolation 28615 # Number of memory ordering violations -system.cpu.iew.lsq.thread.0.rescheduledLoads 5883 # Number of loads that were rescheduled -system.cpu.iew.lsq.thread.0.squashedLoads 11700011 # Number of loads squashed -system.cpu.iew.lsq.thread.0.squashedStores 3218800 # Number of stores squashed -system.cpu.iew.memOrderViolationEvents 28615 # Number of memory order violations -system.cpu.iew.predictedNotTakenIncorrect 540218 # Number of branches that were predicted not taken incorrectly -system.cpu.iew.predictedTakenIncorrect 4130097 # Number of branches that were predicted taken incorrectly -system.cpu.ipc 1.742902 # IPC: Instructions Per Cycle -system.cpu.ipc_total 1.742902 # IPC: Total IPC of All Threads -system.cpu.iq.ISSUE:FU_type_0 605211293 # Type of FU issued +system.cpu.iew.lsq.thread.0.memOrderViolation 32461 # Number of memory ordering violations +system.cpu.iew.lsq.thread.0.rescheduledLoads 5902 # Number of loads that were rescheduled +system.cpu.iew.lsq.thread.0.squashedLoads 12036679 # Number of loads squashed +system.cpu.iew.lsq.thread.0.squashedStores 3379478 # Number of stores squashed +system.cpu.iew.memOrderViolationEvents 32461 # Number of memory order violations +system.cpu.iew.predictedNotTakenIncorrect 540781 # Number of branches that were predicted not taken incorrectly +system.cpu.iew.predictedTakenIncorrect 4130614 # Number of branches that were predicted taken incorrectly +system.cpu.ipc 1.709347 # IPC: Instructions Per Cycle +system.cpu.ipc_total 1.709347 # IPC: Total IPC of All Threads +system.cpu.iq.ISSUE:FU_type_0 605682088 # Type of FU issued system.cpu.iq.ISSUE:FU_type_0.start_dist No_OpClass 0 0.00% # Type of FU issued - IntAlu 438467789 72.45% # Type of FU issued - IntMult 6519 0.00% # Type of FU issued + IntAlu 438760030 72.44% # Type of FU issued + IntMult 6517 0.00% # Type of FU issued IntDiv 0 0.00% # Type of FU issued FloatAdd 29 0.00% # Type of FU issued FloatCmp 5 0.00% # Type of FU issued @@ -293,17 +293,17 @@ system.cpu.iq.ISSUE:FU_type_0.start_dist FloatMult 4 0.00% # Type of FU issued FloatDiv 0 0.00% # Type of FU issued FloatSqrt 0 0.00% # Type of FU issued - MemRead 124761442 20.61% # Type of FU issued - MemWrite 41975500 6.94% # Type of FU issued + MemRead 124950238 20.63% # Type of FU issued + MemWrite 41965260 6.93% # Type of FU issued IprAccess 0 0.00% # Type of FU issued InstPrefetch 0 0.00% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0.end_dist -system.cpu.iq.ISSUE:fu_busy_cnt 6453084 # FU busy when requested -system.cpu.iq.ISSUE:fu_busy_rate 0.010663 # FU busy rate (busy events/executed inst) +system.cpu.iq.ISSUE:fu_busy_cnt 6912738 # FU busy when requested +system.cpu.iq.ISSUE:fu_busy_rate 0.011413 # FU busy rate (busy events/executed inst) system.cpu.iq.ISSUE:fu_full.start_dist No_OpClass 0 0.00% # attempts to use FU when none available - IntAlu 5357187 83.02% # attempts to use FU when none available - IntMult 62 0.00% # attempts to use FU when none available + IntAlu 5342591 77.29% # attempts to use FU when none available + IntMult 72 0.00% # attempts to use FU when none available IntDiv 0 0.00% # attempts to use FU when none available FloatAdd 0 0.00% # attempts to use FU when none available FloatCmp 0 0.00% # attempts to use FU when none available @@ -311,102 +311,102 @@ system.cpu.iq.ISSUE:fu_full.start_dist FloatMult 0 0.00% # attempts to use FU when none available FloatDiv 0 0.00% # attempts to use FU when none available FloatSqrt 0 0.00% # attempts to use FU when none available - MemRead 719041 11.14% # attempts to use FU when none available - MemWrite 376794 5.84% # attempts to use FU when none available + MemRead 924602 13.38% # attempts to use FU when none available + MemWrite 645473 9.34% # attempts to use FU when none available IprAccess 0 0.00% # attempts to use FU when none available InstPrefetch 0 0.00% # attempts to use FU when none available system.cpu.iq.ISSUE:fu_full.end_dist system.cpu.iq.ISSUE:issued_per_cycle.start_dist # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle.samples 324488585 +system.cpu.iq.ISSUE:issued_per_cycle.samples 330857976 system.cpu.iq.ISSUE:issued_per_cycle.min_value 0 - 0 85242339 2626.97% - 1 67499921 2080.19% - 2 79976954 2464.71% - 3 31584556 973.36% - 4 32202311 992.40% - 5 15755227 485.54% - 6 10683294 329.23% - 7 1033211 31.84% - 8 510772 15.74% + 0 90630363 2739.25% + 1 66723730 2016.69% + 2 79382589 2399.30% + 3 36274593 1096.38% + 4 32477730 981.62% + 5 12845074 388.24% + 6 10946309 330.85% + 7 1065447 32.20% + 8 512141 15.48% system.cpu.iq.ISSUE:issued_per_cycle.max_value 8 system.cpu.iq.ISSUE:issued_per_cycle.end_dist -system.cpu.iq.ISSUE:rate 1.865122 # Inst issue rate -system.cpu.iq.iqInstsAdded 619336121 # Number of instructions added to the IQ (excludes non-spec) -system.cpu.iq.iqInstsIssued 605211293 # Number of instructions issued +system.cpu.iq.ISSUE:rate 1.830636 # Inst issue rate +system.cpu.iq.iqInstsAdded 620689100 # Number of instructions added to the IQ (excludes non-spec) +system.cpu.iq.iqInstsIssued 605682088 # Number of instructions issued system.cpu.iq.iqNonSpecInstsAdded 22 # Number of non-speculative instructions added to the IQ -system.cpu.iq.iqSquashedInstsExamined 52474081 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu.iq.iqSquashedInstsIssued 8223 # Number of squashed instructions issued +system.cpu.iq.iqSquashedInstsExamined 53858401 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu.iq.iqSquashedInstsIssued 17774 # Number of squashed instructions issued system.cpu.iq.iqSquashedNonSpecRemoved 5 # Number of squashed non-spec instructions that were removed -system.cpu.iq.iqSquashedOperandsExamined 28423624 # Number of squashed operands that are examined and possibly removed from graph -system.cpu.itb.accesses 65896787 # ITB accesses +system.cpu.iq.iqSquashedOperandsExamined 29864580 # Number of squashed operands that are examined and possibly removed from graph +system.cpu.itb.accesses 66025708 # ITB accesses system.cpu.itb.acv 0 # ITB acv -system.cpu.itb.hits 65896748 # ITB hits -system.cpu.itb.misses 39 # ITB misses -system.cpu.l2cache.ReadExReq_accesses 256664 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_avg_miss_latency 4133.853988 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 2133.853988 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_miss_latency 1061011500 # number of ReadExReq miss cycles +system.cpu.itb.hits 66025670 # ITB hits +system.cpu.itb.misses 38 # ITB misses +system.cpu.l2cache.ReadExReq_accesses 256615 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_avg_miss_latency 5221.239990 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 2221.239990 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_miss_latency 1339848500 # number of ReadExReq miss cycles system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_misses 256664 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_mshr_miss_latency 547683500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_misses 256615 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_mshr_miss_latency 570003500 # number of ReadExReq MSHR miss cycles system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_misses 256664 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadReq_accesses 217058 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_avg_miss_latency 4373.107225 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 2373.107225 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_hits 181264 # number of ReadReq hits -system.cpu.l2cache.ReadReq_miss_latency 156531000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_rate 0.164905 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_misses 35794 # number of ReadReq misses -system.cpu.l2cache.ReadReq_mshr_miss_latency 84943000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_rate 0.164905 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_misses 35794 # number of ReadReq MSHR misses -system.cpu.l2cache.UpgradeReq_accesses 80561 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_avg_miss_latency 4159.357505 # average UpgradeReq miss latency -system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 2159.630590 # average UpgradeReq mshr miss latency -system.cpu.l2cache.UpgradeReq_miss_latency 335082000 # number of UpgradeReq miss cycles +system.cpu.l2cache.ReadExReq_mshr_misses 256615 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadReq_accesses 217209 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_avg_miss_latency 5324.201615 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 2324.201615 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_hits 181418 # number of ReadReq hits +system.cpu.l2cache.ReadReq_miss_latency 190558500 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_rate 0.164777 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_misses 35791 # number of ReadReq misses +system.cpu.l2cache.ReadReq_mshr_miss_latency 83185500 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_rate 0.164777 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_misses 35791 # number of ReadReq MSHR misses +system.cpu.l2cache.UpgradeReq_accesses 80676 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_avg_miss_latency 5165.743220 # average UpgradeReq miss latency +system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 2166.071694 # average UpgradeReq mshr miss latency +system.cpu.l2cache.UpgradeReq_miss_latency 416751500 # number of UpgradeReq miss cycles system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_misses 80561 # number of UpgradeReq misses -system.cpu.l2cache.UpgradeReq_mshr_miss_latency 173982000 # number of UpgradeReq MSHR miss cycles +system.cpu.l2cache.UpgradeReq_misses 80676 # number of UpgradeReq misses +system.cpu.l2cache.UpgradeReq_mshr_miss_latency 174750000 # number of UpgradeReq MSHR miss cycles system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_mshr_misses 80561 # number of UpgradeReq MSHR misses -system.cpu.l2cache.Writeback_accesses 334059 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.Writeback_hits 334059 # number of Writeback hits +system.cpu.l2cache.UpgradeReq_mshr_misses 80676 # number of UpgradeReq MSHR misses +system.cpu.l2cache.Writeback_accesses 334126 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.Writeback_hits 334126 # number of Writeback hits system.cpu.l2cache.avg_blocked_cycles_no_mshrs # average number of cycles each access was blocked system.cpu.l2cache.avg_blocked_cycles_no_targets # average number of cycles each access was blocked -system.cpu.l2cache.avg_refs 3.721530 # Average number of references to valid blocks. +system.cpu.l2cache.avg_refs 3.724082 # Average number of references to valid blocks. system.cpu.l2cache.blocked_no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked system.cpu.l2cache.cache_copies 0 # number of cache copies performed -system.cpu.l2cache.demand_accesses 473722 # number of demand (read+write) accesses -system.cpu.l2cache.demand_avg_miss_latency 4163.136245 # average overall miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency 2163.136245 # average overall mshr miss latency -system.cpu.l2cache.demand_hits 181264 # number of demand (read+write) hits -system.cpu.l2cache.demand_miss_latency 1217542500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_rate 0.617362 # miss rate for demand accesses -system.cpu.l2cache.demand_misses 292458 # number of demand (read+write) misses +system.cpu.l2cache.demand_accesses 473824 # number of demand (read+write) accesses +system.cpu.l2cache.demand_avg_miss_latency 5233.842671 # average overall miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency 2233.842671 # average overall mshr miss latency +system.cpu.l2cache.demand_hits 181418 # number of demand (read+write) hits +system.cpu.l2cache.demand_miss_latency 1530407000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_rate 0.617119 # miss rate for demand accesses +system.cpu.l2cache.demand_misses 292406 # number of demand (read+write) misses system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits -system.cpu.l2cache.demand_mshr_miss_latency 632626500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_rate 0.617362 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_misses 292458 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_miss_latency 653189000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_rate 0.617119 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_misses 292406 # number of demand (read+write) MSHR misses system.cpu.l2cache.fast_writes 0 # number of fast writes performed system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.l2cache.overall_accesses 473722 # number of overall (read+write) accesses -system.cpu.l2cache.overall_avg_miss_latency 4163.136245 # average overall miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency 2163.136245 # average overall mshr miss latency +system.cpu.l2cache.overall_accesses 473824 # number of overall (read+write) accesses +system.cpu.l2cache.overall_avg_miss_latency 5233.842671 # average overall miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency 2233.842671 # average overall mshr miss latency system.cpu.l2cache.overall_avg_mshr_uncacheable_latency # average overall mshr uncacheable latency -system.cpu.l2cache.overall_hits 181264 # number of overall hits -system.cpu.l2cache.overall_miss_latency 1217542500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_rate 0.617362 # miss rate for overall accesses -system.cpu.l2cache.overall_misses 292458 # number of overall misses +system.cpu.l2cache.overall_hits 181418 # number of overall hits +system.cpu.l2cache.overall_miss_latency 1530407000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_rate 0.617119 # miss rate for overall accesses +system.cpu.l2cache.overall_misses 292406 # number of overall misses system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits -system.cpu.l2cache.overall_mshr_miss_latency 632626500 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_rate 0.617362 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_misses 292458 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_miss_latency 653189000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_rate 0.617119 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_misses 292406 # number of overall MSHR misses system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache @@ -418,31 +418,31 @@ system.cpu.l2cache.prefetcher.num_hwpf_issued 0 system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated system.cpu.l2cache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time -system.cpu.l2cache.replacements 85254 # number of replacements -system.cpu.l2cache.sampled_refs 100887 # Sample count of references to valid blocks. +system.cpu.l2cache.replacements 85250 # number of replacements +system.cpu.l2cache.sampled_refs 100885 # Sample count of references to valid blocks. system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.l2cache.tagsinuse 16349.255755 # Cycle average of tags in use -system.cpu.l2cache.total_refs 375454 # Total number of references to valid blocks. +system.cpu.l2cache.tagsinuse 16355.319881 # Cycle average of tags in use +system.cpu.l2cache.total_refs 375704 # Total number of references to valid blocks. system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.writebacks 63238 # number of writebacks -system.cpu.numCycles 324488863 # number of cpu cycles simulated -system.cpu.rename.RENAME:BlockCycles 10819068 # Number of cycles rename is blocking +system.cpu.l2cache.writebacks 63237 # number of writebacks +system.cpu.numCycles 330858844 # number of cpu cycles simulated +system.cpu.rename.RENAME:BlockCycles 11109833 # Number of cycles rename is blocking system.cpu.rename.RENAME:CommittedMaps 463854889 # Number of HB maps that are committed -system.cpu.rename.RENAME:IQFullEvents 31586159 # Number of times rename has blocked due to IQ full -system.cpu.rename.RENAME:IdleCycles 150406554 # Number of cycles rename is idle -system.cpu.rename.RENAME:LSQFullEvents 152123 # Number of times rename has blocked due to LSQ full -system.cpu.rename.RENAME:RenameLookups 894972185 # Number of register rename lookups that rename has made -system.cpu.rename.RENAME:RenamedInsts 679108412 # Number of instructions processed by rename -system.cpu.rename.RENAME:RenamedOperands 518438219 # Number of destination operands rename has renamed -system.cpu.rename.RENAME:RunCycles 116538783 # Number of cycles rename is running -system.cpu.rename.RENAME:SquashCycles 9740149 # Number of cycles rename is squashing -system.cpu.rename.RENAME:UnblockCycles 36983719 # Number of cycles rename is unblocking -system.cpu.rename.RENAME:UndoneMaps 54583330 # Number of HB maps that are undone due to squashing -system.cpu.rename.RENAME:serializeStallCycles 312 # count of cycles rename stalled for serializing inst +system.cpu.rename.RENAME:IQFullEvents 34908767 # Number of times rename has blocked due to IQ full +system.cpu.rename.RENAME:IdleCycles 152607206 # Number of cycles rename is idle +system.cpu.rename.RENAME:LSQFullEvents 316634 # Number of times rename has blocked due to LSQ full +system.cpu.rename.RENAME:RenameLookups 896955924 # Number of register rename lookups that rename has made +system.cpu.rename.RENAME:RenamedInsts 680550426 # Number of instructions processed by rename +system.cpu.rename.RENAME:RenamedOperands 519573186 # Number of destination operands rename has renamed +system.cpu.rename.RENAME:RunCycles 116670528 # Number of cycles rename is running +system.cpu.rename.RENAME:SquashCycles 9907520 # Number of cycles rename is squashing +system.cpu.rename.RENAME:UnblockCycles 40562533 # Number of cycles rename is unblocking +system.cpu.rename.RENAME:UndoneMaps 55718297 # Number of HB maps that are undone due to squashing +system.cpu.rename.RENAME:serializeStallCycles 356 # count of cycles rename stalled for serializing inst system.cpu.rename.RENAME:serializingInsts 27 # count of serializing insts renamed -system.cpu.rename.RENAME:skidInsts 71524705 # count of insts added to the skid buffer +system.cpu.rename.RENAME:skidInsts 79715664 # count of insts added to the skid buffer system.cpu.rename.RENAME:tempSerializingInsts 25 # count of temporary serializing insts renamed -system.cpu.timesIdled 101 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu.timesIdled 189 # Number of times that the entire CPU went into an idle state and unscheduled itself system.cpu.workload.PROG:num_syscalls 17 # Number of system calls ---------- End Simulation Statistics ---------- diff --git a/tests/long/00.gzip/ref/alpha/tru64/o3-timing/stderr b/tests/long/00.gzip/ref/alpha/tru64/o3-timing/stderr index 5992f7131..598fc86c0 100644 --- a/tests/long/00.gzip/ref/alpha/tru64/o3-timing/stderr +++ b/tests/long/00.gzip/ref/alpha/tru64/o3-timing/stderr @@ -1,3 +1,3 @@ -0: system.remote_gdb.listener: listening for remote gdb on port 7000 +0: system.remote_gdb.listener: listening for remote gdb on port 7006 warn: Entering event queue @ 0. Starting simulation... warn: Increasing stack size by one page. diff --git a/tests/long/00.gzip/ref/alpha/tru64/simple-timing/config.ini b/tests/long/00.gzip/ref/alpha/tru64/simple-timing/config.ini index b25116443..87443a024 100644 --- a/tests/long/00.gzip/ref/alpha/tru64/simple-timing/config.ini +++ b/tests/long/00.gzip/ref/alpha/tru64/simple-timing/config.ini @@ -152,6 +152,7 @@ type=Bus block_size=64 bus_id=0 clock=1000 +header_cycles=1 responder_set=false width=64 port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.l2cache.cpu_side @@ -181,6 +182,7 @@ type=Bus block_size=64 bus_id=0 clock=1000 +header_cycles=1 responder_set=false width=64 port=system.physmem.port[0] system.cpu.l2cache.mem_side diff --git a/tests/long/00.gzip/ref/alpha/tru64/simple-timing/m5stats.txt b/tests/long/00.gzip/ref/alpha/tru64/simple-timing/m5stats.txt index 1a22ca151..7a8a25a24 100644 --- a/tests/long/00.gzip/ref/alpha/tru64/simple-timing/m5stats.txt +++ b/tests/long/00.gzip/ref/alpha/tru64/simple-timing/m5stats.txt @@ -1,31 +1,31 @@ ---------- Begin Simulation Statistics ---------- -host_inst_rate 991240 # Simulator instruction rate (inst/s) -host_mem_usage 177788 # Number of bytes of host memory used -host_seconds 607.18 # Real time elapsed on the host -host_tick_rate 1262504824 # Simulator tick rate (ticks/s) +host_inst_rate 1122189 # Simulator instruction rate (inst/s) +host_mem_usage 222560 # Number of bytes of host memory used +host_seconds 536.32 # Real time elapsed on the host +host_tick_rate 1430957420 # Simulator tick rate (ticks/s) sim_freq 1000000000000 # Frequency of simulated ticks sim_insts 601856964 # Number of instructions simulated -sim_seconds 0.766562 # Number of seconds simulated -sim_ticks 766562460000 # Number of ticks simulated +sim_seconds 0.767457 # Number of seconds simulated +sim_ticks 767457055000 # Number of ticks simulated system.cpu.dcache.ReadReq_accesses 114514042 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_avg_miss_latency 15027.272004 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency 13027.272004 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_miss_latency 16196.211338 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency 13196.211338 # average ReadReq mshr miss latency system.cpu.dcache.ReadReq_hits 114312810 # number of ReadReq hits -system.cpu.dcache.ReadReq_miss_latency 3023968000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency 3259196000 # number of ReadReq miss cycles system.cpu.dcache.ReadReq_miss_rate 0.001757 # miss rate for ReadReq accesses system.cpu.dcache.ReadReq_misses 201232 # number of ReadReq misses -system.cpu.dcache.ReadReq_mshr_miss_latency 2621504000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency 2655500000 # number of ReadReq MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate 0.001757 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_misses 201232 # number of ReadReq MSHR misses system.cpu.dcache.WriteReq_accesses 39451321 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_avg_miss_latency 25000 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency 23000 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_miss_latency 26999.984797 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency 23999.984797 # average WriteReq mshr miss latency system.cpu.dcache.WriteReq_hits 39122430 # number of WriteReq hits -system.cpu.dcache.WriteReq_miss_latency 8222275000 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency 8880052000 # number of WriteReq miss cycles system.cpu.dcache.WriteReq_miss_rate 0.008337 # miss rate for WriteReq accesses system.cpu.dcache.WriteReq_misses 328891 # number of WriteReq misses -system.cpu.dcache.WriteReq_mshr_miss_latency 7564493000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency 7893379000 # number of WriteReq MSHR miss cycles system.cpu.dcache.WriteReq_mshr_miss_rate 0.008337 # mshr miss rate for WriteReq accesses system.cpu.dcache.WriteReq_mshr_misses 328891 # number of WriteReq MSHR misses system.cpu.dcache.avg_blocked_cycles_no_mshrs # average number of cycles each access was blocked @@ -37,29 +37,29 @@ system.cpu.dcache.blocked_cycles_no_mshrs 0 # n system.cpu.dcache.blocked_cycles_no_targets 0 # number of cycles access was blocked system.cpu.dcache.cache_copies 0 # number of cache copies performed system.cpu.dcache.demand_accesses 153965363 # number of demand (read+write) accesses -system.cpu.dcache.demand_avg_miss_latency 21214.403072 # average overall miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency 19214.403072 # average overall mshr miss latency +system.cpu.dcache.demand_avg_miss_latency 22898.927230 # average overall miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency 19898.927230 # average overall mshr miss latency system.cpu.dcache.demand_hits 153435240 # number of demand (read+write) hits -system.cpu.dcache.demand_miss_latency 11246243000 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency 12139248000 # number of demand (read+write) miss cycles system.cpu.dcache.demand_miss_rate 0.003443 # miss rate for demand accesses system.cpu.dcache.demand_misses 530123 # number of demand (read+write) misses system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_miss_latency 10185997000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency 10548879000 # number of demand (read+write) MSHR miss cycles system.cpu.dcache.demand_mshr_miss_rate 0.003443 # mshr miss rate for demand accesses system.cpu.dcache.demand_mshr_misses 530123 # number of demand (read+write) MSHR misses system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.dcache.overall_accesses 153965363 # number of overall (read+write) accesses -system.cpu.dcache.overall_avg_miss_latency 21214.403072 # average overall miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency 19214.403072 # average overall mshr miss latency +system.cpu.dcache.overall_avg_miss_latency 22898.927230 # average overall miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency 19898.927230 # average overall mshr miss latency system.cpu.dcache.overall_avg_mshr_uncacheable_latency # average overall mshr uncacheable latency system.cpu.dcache.overall_hits 153435240 # number of overall hits -system.cpu.dcache.overall_miss_latency 11246243000 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency 12139248000 # number of overall miss cycles system.cpu.dcache.overall_miss_rate 0.003443 # miss rate for overall accesses system.cpu.dcache.overall_misses 530123 # number of overall misses system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_miss_latency 10185997000 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency 10548879000 # number of overall MSHR miss cycles system.cpu.dcache.overall_mshr_miss_rate 0.003443 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_misses 530123 # number of overall MSHR misses system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles @@ -76,9 +76,9 @@ system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0 system.cpu.dcache.replacements 451299 # number of replacements system.cpu.dcache.sampled_refs 455395 # Sample count of references to valid blocks. system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.dcache.tagsinuse 4094.968634 # Cycle average of tags in use +system.cpu.dcache.tagsinuse 4094.918042 # Cycle average of tags in use system.cpu.dcache.total_refs 153509968 # Total number of references to valid blocks. -system.cpu.dcache.warmup_cycle 342269000 # Cycle when the warmup percentage was hit. +system.cpu.dcache.warmup_cycle 357644000 # Cycle when the warmup percentage was hit. system.cpu.dcache.writebacks 325723 # number of writebacks system.cpu.dtb.accesses 153970296 # DTB accesses system.cpu.dtb.acv 0 # DTB access violations @@ -93,13 +93,13 @@ system.cpu.dtb.write_acv 0 # DT system.cpu.dtb.write_hits 39451321 # DTB write hits system.cpu.dtb.write_misses 2302 # DTB write misses system.cpu.icache.ReadReq_accesses 601861898 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_avg_miss_latency 25000 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency 23000 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_miss_latency 27000 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency 24000 # average ReadReq mshr miss latency system.cpu.icache.ReadReq_hits 601861103 # number of ReadReq hits -system.cpu.icache.ReadReq_miss_latency 19875000 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency 21465000 # number of ReadReq miss cycles system.cpu.icache.ReadReq_miss_rate 0.000001 # miss rate for ReadReq accesses system.cpu.icache.ReadReq_misses 795 # number of ReadReq misses -system.cpu.icache.ReadReq_mshr_miss_latency 18285000 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency 19080000 # number of ReadReq MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate 0.000001 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_misses 795 # number of ReadReq MSHR misses system.cpu.icache.avg_blocked_cycles_no_mshrs # average number of cycles each access was blocked @@ -111,29 +111,29 @@ system.cpu.icache.blocked_cycles_no_mshrs 0 # n system.cpu.icache.blocked_cycles_no_targets 0 # number of cycles access was blocked system.cpu.icache.cache_copies 0 # number of cache copies performed system.cpu.icache.demand_accesses 601861898 # number of demand (read+write) accesses -system.cpu.icache.demand_avg_miss_latency 25000 # average overall miss latency -system.cpu.icache.demand_avg_mshr_miss_latency 23000 # average overall mshr miss latency +system.cpu.icache.demand_avg_miss_latency 27000 # average overall miss latency +system.cpu.icache.demand_avg_mshr_miss_latency 24000 # average overall mshr miss latency system.cpu.icache.demand_hits 601861103 # number of demand (read+write) hits -system.cpu.icache.demand_miss_latency 19875000 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency 21465000 # number of demand (read+write) miss cycles system.cpu.icache.demand_miss_rate 0.000001 # miss rate for demand accesses system.cpu.icache.demand_misses 795 # number of demand (read+write) misses system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_miss_latency 18285000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency 19080000 # number of demand (read+write) MSHR miss cycles system.cpu.icache.demand_mshr_miss_rate 0.000001 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_misses 795 # number of demand (read+write) MSHR misses system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.icache.overall_accesses 601861898 # number of overall (read+write) accesses -system.cpu.icache.overall_avg_miss_latency 25000 # average overall miss latency -system.cpu.icache.overall_avg_mshr_miss_latency 23000 # average overall mshr miss latency +system.cpu.icache.overall_avg_miss_latency 27000 # average overall miss latency +system.cpu.icache.overall_avg_mshr_miss_latency 24000 # average overall mshr miss latency system.cpu.icache.overall_avg_mshr_uncacheable_latency # average overall mshr uncacheable latency system.cpu.icache.overall_hits 601861103 # number of overall hits -system.cpu.icache.overall_miss_latency 19875000 # number of overall miss cycles +system.cpu.icache.overall_miss_latency 21465000 # number of overall miss cycles system.cpu.icache.overall_miss_rate 0.000001 # miss rate for overall accesses system.cpu.icache.overall_misses 795 # number of overall misses system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits -system.cpu.icache.overall_mshr_miss_latency 18285000 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency 19080000 # number of overall MSHR miss cycles system.cpu.icache.overall_mshr_miss_rate 0.000001 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_misses 795 # number of overall MSHR misses system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles @@ -150,7 +150,7 @@ system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0 system.cpu.icache.replacements 24 # number of replacements system.cpu.icache.sampled_refs 795 # Sample count of references to valid blocks. system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.icache.tagsinuse 673.730766 # Cycle average of tags in use +system.cpu.icache.tagsinuse 673.689179 # Cycle average of tags in use system.cpu.icache.total_refs 601861103 # Total number of references to valid blocks. system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.cpu.icache.writebacks 0 # number of writebacks @@ -160,28 +160,28 @@ system.cpu.itb.acv 0 # IT system.cpu.itb.hits 601861898 # ITB hits system.cpu.itb.misses 20 # ITB misses system.cpu.l2cache.ReadExReq_accesses 254163 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_avg_miss_latency 22000 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency 23000 # average ReadExReq miss latency system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 11000 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_miss_latency 5591586000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency 5845749000 # number of ReadExReq miss cycles system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses system.cpu.l2cache.ReadExReq_misses 254163 # number of ReadExReq misses system.cpu.l2cache.ReadExReq_mshr_miss_latency 2795793000 # number of ReadExReq MSHR miss cycles system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses system.cpu.l2cache.ReadExReq_mshr_misses 254163 # number of ReadExReq MSHR misses system.cpu.l2cache.ReadReq_accesses 202027 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_avg_miss_latency 22000 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency 23000 # average ReadReq miss latency system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 11000 # average ReadReq mshr miss latency system.cpu.l2cache.ReadReq_hits 167236 # number of ReadReq hits -system.cpu.l2cache.ReadReq_miss_latency 765402000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency 800193000 # number of ReadReq miss cycles system.cpu.l2cache.ReadReq_miss_rate 0.172210 # miss rate for ReadReq accesses system.cpu.l2cache.ReadReq_misses 34791 # number of ReadReq misses system.cpu.l2cache.ReadReq_mshr_miss_latency 382701000 # number of ReadReq MSHR miss cycles system.cpu.l2cache.ReadReq_mshr_miss_rate 0.172210 # mshr miss rate for ReadReq accesses system.cpu.l2cache.ReadReq_mshr_misses 34791 # number of ReadReq MSHR misses system.cpu.l2cache.UpgradeReq_accesses 74728 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_avg_miss_latency 21998.527995 # average UpgradeReq miss latency +system.cpu.l2cache.UpgradeReq_avg_miss_latency 22998.461086 # average UpgradeReq miss latency system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 11000 # average UpgradeReq mshr miss latency -system.cpu.l2cache.UpgradeReq_miss_latency 1643906000 # number of UpgradeReq miss cycles +system.cpu.l2cache.UpgradeReq_miss_latency 1718629000 # number of UpgradeReq miss cycles system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses system.cpu.l2cache.UpgradeReq_misses 74728 # number of UpgradeReq misses system.cpu.l2cache.UpgradeReq_mshr_miss_latency 822008000 # number of UpgradeReq MSHR miss cycles @@ -198,10 +198,10 @@ system.cpu.l2cache.blocked_cycles_no_mshrs 0 # system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked system.cpu.l2cache.cache_copies 0 # number of cache copies performed system.cpu.l2cache.demand_accesses 456190 # number of demand (read+write) accesses -system.cpu.l2cache.demand_avg_miss_latency 22000 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency 23000 # average overall miss latency system.cpu.l2cache.demand_avg_mshr_miss_latency 11000 # average overall mshr miss latency system.cpu.l2cache.demand_hits 167236 # number of demand (read+write) hits -system.cpu.l2cache.demand_miss_latency 6356988000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency 6645942000 # number of demand (read+write) miss cycles system.cpu.l2cache.demand_miss_rate 0.633407 # miss rate for demand accesses system.cpu.l2cache.demand_misses 288954 # number of demand (read+write) misses system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits @@ -212,11 +212,11 @@ system.cpu.l2cache.fast_writes 0 # nu system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.l2cache.overall_accesses 456190 # number of overall (read+write) accesses -system.cpu.l2cache.overall_avg_miss_latency 22000 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency 23000 # average overall miss latency system.cpu.l2cache.overall_avg_mshr_miss_latency 11000 # average overall mshr miss latency system.cpu.l2cache.overall_avg_mshr_uncacheable_latency # average overall mshr uncacheable latency system.cpu.l2cache.overall_hits 167236 # number of overall hits -system.cpu.l2cache.overall_miss_latency 6356988000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency 6645942000 # number of overall miss cycles system.cpu.l2cache.overall_miss_rate 0.633407 # miss rate for overall accesses system.cpu.l2cache.overall_misses 288954 # number of overall misses system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits @@ -237,12 +237,12 @@ system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0 system.cpu.l2cache.replacements 84513 # number of replacements system.cpu.l2cache.sampled_refs 100134 # Sample count of references to valid blocks. system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.l2cache.tagsinuse 16358.690190 # Cycle average of tags in use +system.cpu.l2cache.tagsinuse 16357.683393 # Cycle average of tags in use system.cpu.l2cache.total_refs 352458 # Total number of references to valid blocks. system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.cpu.l2cache.writebacks 63194 # number of writebacks system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles -system.cpu.numCycles 1533124920 # number of cpu cycles simulated +system.cpu.numCycles 1534914110 # number of cpu cycles simulated system.cpu.num_insts 601856964 # Number of instructions executed system.cpu.num_refs 154866966 # Number of memory references system.cpu.workload.PROG:num_syscalls 17 # Number of system calls diff --git a/tests/long/00.gzip/ref/alpha/tru64/simple-timing/stderr b/tests/long/00.gzip/ref/alpha/tru64/simple-timing/stderr index 5992f7131..598fc86c0 100644 --- a/tests/long/00.gzip/ref/alpha/tru64/simple-timing/stderr +++ b/tests/long/00.gzip/ref/alpha/tru64/simple-timing/stderr @@ -1,3 +1,3 @@ -0: system.remote_gdb.listener: listening for remote gdb on port 7000 +0: system.remote_gdb.listener: listening for remote gdb on port 7006 warn: Entering event queue @ 0. Starting simulation... warn: Increasing stack size by one page. -- cgit v1.2.3