From 8833b4cd44457d50b45a4dfe642cdb5e51c0889d Mon Sep 17 00:00:00 2001 From: Gabe Black Date: Tue, 26 Feb 2008 02:20:40 -0500 Subject: Bus: Update the stats for the recent bus fix. --HG-- extra : convert_revision : dc29f7b5e6fa30a50305193cb0e5aed942f7e407 --- .../70.twolf/ref/alpha/tru64/o3-timing/config.ini | 2 + .../70.twolf/ref/alpha/tru64/o3-timing/m5stats.txt | 556 ++++++++++----------- .../ref/alpha/tru64/simple-timing/config.ini | 2 + .../ref/alpha/tru64/simple-timing/m5stats.txt | 96 ++-- .../70.twolf/ref/alpha/tru64/simple-timing/stderr | 2 +- .../ref/sparc/linux/simple-timing/config.ini | 2 + .../ref/sparc/linux/simple-timing/m5stats.txt | 104 ++-- .../70.twolf/ref/sparc/linux/simple-timing/stderr | 2 +- .../70.twolf/ref/sparc/linux/simple-timing/stdout | 12 +- 9 files changed, 393 insertions(+), 385 deletions(-) (limited to 'tests/long/70.twolf') diff --git a/tests/long/70.twolf/ref/alpha/tru64/o3-timing/config.ini b/tests/long/70.twolf/ref/alpha/tru64/o3-timing/config.ini index 38d087a18..a81a73367 100644 --- a/tests/long/70.twolf/ref/alpha/tru64/o3-timing/config.ini +++ b/tests/long/70.twolf/ref/alpha/tru64/o3-timing/config.ini @@ -354,6 +354,7 @@ type=Bus block_size=64 bus_id=0 clock=1000 +header_cycles=1 responder_set=false width=64 port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.l2cache.cpu_side @@ -383,6 +384,7 @@ type=Bus block_size=64 bus_id=0 clock=1000 +header_cycles=1 responder_set=false width=64 port=system.physmem.port[0] system.cpu.l2cache.mem_side diff --git a/tests/long/70.twolf/ref/alpha/tru64/o3-timing/m5stats.txt b/tests/long/70.twolf/ref/alpha/tru64/o3-timing/m5stats.txt index 442001435..2580b06c8 100644 --- a/tests/long/70.twolf/ref/alpha/tru64/o3-timing/m5stats.txt +++ b/tests/long/70.twolf/ref/alpha/tru64/o3-timing/m5stats.txt @@ -1,40 +1,40 @@ ---------- Begin Simulation Statistics ---------- global.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -global.BPredUnit.BTBHits 12982100 # Number of BTB hits -global.BPredUnit.BTBLookups 16925674 # Number of BTB lookups -global.BPredUnit.RASInCorrect 1193 # Number of incorrect RAS predictions. -global.BPredUnit.condIncorrect 1943811 # Number of conditional branches incorrect -global.BPredUnit.condPredicted 14569446 # Number of conditional branches predicted -global.BPredUnit.lookups 19414460 # Number of BP lookups -global.BPredUnit.usedRAS 1712096 # Number of times the RAS was used to get a target. -host_inst_rate 78473 # Simulator instruction rate (inst/s) -host_mem_usage 156252 # Number of bytes of host memory used -host_seconds 1072.72 # Real time elapsed on the host -host_tick_rate 37770547 # Simulator tick rate (ticks/s) -memdepunit.memDep.conflictingLoads 17082206 # Number of conflicting loads. -memdepunit.memDep.conflictingStores 4901517 # Number of conflicting stores. -memdepunit.memDep.insertedLoads 33850526 # Number of loads inserted to the mem dependence unit. -memdepunit.memDep.insertedStores 10567472 # Number of stores inserted to the mem dependence unit. +global.BPredUnit.BTBHits 13021521 # Number of BTB hits +global.BPredUnit.BTBLookups 16952662 # Number of BTB lookups +global.BPredUnit.RASInCorrect 1212 # Number of incorrect RAS predictions. +global.BPredUnit.condIncorrect 1950052 # Number of conditional branches incorrect +global.BPredUnit.condPredicted 14577615 # Number of conditional branches predicted +global.BPredUnit.lookups 19451761 # Number of BP lookups +global.BPredUnit.usedRAS 1721600 # Number of times the RAS was used to get a target. +host_inst_rate 79678 # Simulator instruction rate (inst/s) +host_mem_usage 202860 # Number of bytes of host memory used +host_seconds 1056.50 # Real time elapsed on the host +host_tick_rate 38578826 # Simulator tick rate (ticks/s) +memdepunit.memDep.conflictingLoads 17804625 # Number of conflicting loads. +memdepunit.memDep.conflictingStores 5077040 # Number of conflicting stores. +memdepunit.memDep.insertedLoads 33854360 # Number of loads inserted to the mem dependence unit. +memdepunit.memDep.insertedStores 10604217 # Number of stores inserted to the mem dependence unit. sim_freq 1000000000000 # Frequency of simulated ticks sim_insts 84179709 # Number of instructions simulated -sim_seconds 0.040517 # Number of seconds simulated -sim_ticks 40517060000 # Number of ticks simulated +sim_seconds 0.040758 # Number of seconds simulated +sim_ticks 40758469000 # Number of ticks simulated system.cpu.commit.COM:branches 10240685 # Number of branches committed -system.cpu.commit.COM:bw_lim_events 2905382 # number cycles where commit BW limit reached +system.cpu.commit.COM:bw_lim_events 2850471 # number cycles where commit BW limit reached system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits system.cpu.commit.COM:committed_per_cycle.start_dist # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle.samples 73005548 +system.cpu.commit.COM:committed_per_cycle.samples 73485570 system.cpu.commit.COM:committed_per_cycle.min_value 0 - 0 35921098 4920.32% - 1 18137551 2484.41% - 2 7364010 1008.69% - 3 3887256 532.46% - 4 2043377 279.89% - 5 1276568 174.86% - 6 715830 98.05% - 7 754476 103.35% - 8 2905382 397.97% + 0 36241200 4931.74% + 1 18077968 2460.07% + 2 7549008 1027.28% + 3 4015107 546.38% + 4 2030060 276.25% + 5 1302937 177.31% + 6 688676 93.72% + 7 730143 99.36% + 8 2850471 387.90% system.cpu.commit.COM:committed_per_cycle.max_value 8 system.cpu.commit.COM:committed_per_cycle.end_dist @@ -43,72 +43,72 @@ system.cpu.commit.COM:loads 20034413 # Nu system.cpu.commit.COM:membars 0 # Number of memory barriers committed system.cpu.commit.COM:refs 26537108 # Number of memory references committed system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed -system.cpu.commit.branchMispredicts 1931330 # The number of times a branch was mispredicted +system.cpu.commit.branchMispredicts 1937588 # The number of times a branch was mispredicted system.cpu.commit.commitCommittedInsts 91903055 # The number of committed instructions system.cpu.commit.commitNonSpecStalls 389 # The number of times commit has been forced to stall to communicate backwards -system.cpu.commit.commitSquashedInsts 55735776 # The number of squashed insts skipped by commit +system.cpu.commit.commitSquashedInsts 55772540 # The number of squashed insts skipped by commit system.cpu.committedInsts 84179709 # Number of Instructions Simulated system.cpu.committedInsts_total 84179709 # Number of Instructions Simulated -system.cpu.cpi 0.962632 # CPI: Cycles Per Instruction -system.cpu.cpi_total 0.962632 # CPI: Total CPI of All Threads +system.cpu.cpi 0.968368 # CPI: Cycles Per Instruction +system.cpu.cpi_total 0.968368 # CPI: Total CPI of All Threads system.cpu.dcache.LoadLockedReq_accesses 7 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.LoadLockedReq_hits 7 # number of LoadLockedReq hits -system.cpu.dcache.ReadReq_accesses 23342837 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_avg_miss_latency 8742.094862 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency 5367.588933 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_hits 23342331 # number of ReadReq hits -system.cpu.dcache.ReadReq_miss_latency 4423500 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_accesses 23270992 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_avg_miss_latency 11553.149606 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency 6675.196850 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_hits 23270484 # number of ReadReq hits +system.cpu.dcache.ReadReq_miss_latency 5869000 # number of ReadReq miss cycles system.cpu.dcache.ReadReq_miss_rate 0.000022 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_misses 506 # number of ReadReq misses -system.cpu.dcache.ReadReq_mshr_hits 121 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_miss_latency 2716000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_misses 508 # number of ReadReq misses +system.cpu.dcache.ReadReq_mshr_hits 123 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_miss_latency 3391000 # number of ReadReq MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate 0.000022 # mshr miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_mshr_misses 506 # number of ReadReq MSHR misses -system.cpu.dcache.WriteReq_accesses 6494987 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_avg_miss_latency 24890.835580 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency 5791.644205 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_hits 6493132 # number of WriteReq hits -system.cpu.dcache.WriteReq_miss_latency 46172500 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_rate 0.000286 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_misses 1855 # number of WriteReq misses -system.cpu.dcache.WriteReq_mshr_hits 6116 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_miss_latency 10743500 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_rate 0.000286 # mshr miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_mshr_misses 1855 # number of WriteReq MSHR misses +system.cpu.dcache.ReadReq_mshr_misses 508 # number of ReadReq MSHR misses +system.cpu.dcache.WriteReq_accesses 6494911 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.WriteReq_avg_miss_latency 34394.822006 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency 7197.950378 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_hits 6493057 # number of WriteReq hits +system.cpu.dcache.WriteReq_miss_latency 63768000 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_rate 0.000285 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_misses 1854 # number of WriteReq misses +system.cpu.dcache.WriteReq_mshr_hits 6192 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_miss_latency 13345000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_rate 0.000285 # mshr miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_mshr_misses 1854 # number of WriteReq MSHR misses system.cpu.dcache.avg_blocked_cycles_no_mshrs # average number of cycles each access was blocked system.cpu.dcache.avg_blocked_cycles_no_targets # average number of cycles each access was blocked -system.cpu.dcache.avg_refs 13319.460268 # Average number of references to valid blocks. +system.cpu.dcache.avg_refs 13269.579581 # Average number of references to valid blocks. system.cpu.dcache.blocked_no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_no_targets 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles_no_targets 0 # number of cycles access was blocked system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.demand_accesses 29837824 # number of demand (read+write) accesses -system.cpu.dcache.demand_avg_miss_latency 21429.902584 # average overall miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency 5700.762389 # average overall mshr miss latency -system.cpu.dcache.demand_hits 29835463 # number of demand (read+write) hits -system.cpu.dcache.demand_miss_latency 50596000 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_accesses 29765903 # number of demand (read+write) accesses +system.cpu.dcache.demand_avg_miss_latency 29482.218459 # average overall miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency 7085.520745 # average overall mshr miss latency +system.cpu.dcache.demand_hits 29763541 # number of demand (read+write) hits +system.cpu.dcache.demand_miss_latency 69637000 # number of demand (read+write) miss cycles system.cpu.dcache.demand_miss_rate 0.000079 # miss rate for demand accesses -system.cpu.dcache.demand_misses 2361 # number of demand (read+write) misses -system.cpu.dcache.demand_mshr_hits 6237 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_miss_latency 13459500 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_misses 2362 # number of demand (read+write) misses +system.cpu.dcache.demand_mshr_hits 6315 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_miss_latency 16736000 # number of demand (read+write) MSHR miss cycles system.cpu.dcache.demand_mshr_miss_rate 0.000079 # mshr miss rate for demand accesses -system.cpu.dcache.demand_mshr_misses 2361 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses 2362 # number of demand (read+write) MSHR misses system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.dcache.overall_accesses 29837824 # number of overall (read+write) accesses -system.cpu.dcache.overall_avg_miss_latency 21429.902584 # average overall miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency 5700.762389 # average overall mshr miss latency +system.cpu.dcache.overall_accesses 29765903 # number of overall (read+write) accesses +system.cpu.dcache.overall_avg_miss_latency 29482.218459 # average overall miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency 7085.520745 # average overall mshr miss latency system.cpu.dcache.overall_avg_mshr_uncacheable_latency # average overall mshr uncacheable latency -system.cpu.dcache.overall_hits 29835463 # number of overall hits -system.cpu.dcache.overall_miss_latency 50596000 # number of overall miss cycles +system.cpu.dcache.overall_hits 29763541 # number of overall hits +system.cpu.dcache.overall_miss_latency 69637000 # number of overall miss cycles system.cpu.dcache.overall_miss_rate 0.000079 # miss rate for overall accesses -system.cpu.dcache.overall_misses 2361 # number of overall misses -system.cpu.dcache.overall_mshr_hits 6237 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_miss_latency 13459500 # number of overall MSHR miss cycles +system.cpu.dcache.overall_misses 2362 # number of overall misses +system.cpu.dcache.overall_mshr_hits 6315 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_miss_latency 16736000 # number of overall MSHR miss cycles system.cpu.dcache.overall_mshr_miss_rate 0.000079 # mshr miss rate for overall accesses -system.cpu.dcache.overall_mshr_misses 2361 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_misses 2362 # number of overall MSHR misses system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses system.cpu.dcache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache @@ -121,103 +121,103 @@ system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit 0 system.cpu.dcache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time system.cpu.dcache.replacements 159 # number of replacements -system.cpu.dcache.sampled_refs 2240 # Sample count of references to valid blocks. +system.cpu.dcache.sampled_refs 2243 # Sample count of references to valid blocks. system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.dcache.tagsinuse 1459.087304 # Cycle average of tags in use -system.cpu.dcache.total_refs 29835591 # Total number of references to valid blocks. +system.cpu.dcache.tagsinuse 1461.984287 # Cycle average of tags in use +system.cpu.dcache.total_refs 29763667 # Total number of references to valid blocks. system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.cpu.dcache.writebacks 105 # number of writebacks -system.cpu.decode.DECODE:BlockedCycles 3482162 # Number of cycles decode is blocked -system.cpu.decode.DECODE:BranchMispred 12650 # Number of times decode detected a branch misprediction -system.cpu.decode.DECODE:BranchResolved 3029893 # Number of times decode resolved a branch -system.cpu.decode.DECODE:DecodedInsts 162323026 # Number of instructions handled by decode -system.cpu.decode.DECODE:IdleCycles 39485043 # Number of cycles decode is idle -system.cpu.decode.DECODE:RunCycles 29813671 # Number of cycles decode is running -system.cpu.decode.DECODE:SquashCycles 8027779 # Number of cycles decode is squashing -system.cpu.decode.DECODE:SquashedInsts 45343 # Number of squashed instructions handled by decode -system.cpu.decode.DECODE:UnblockCycles 224673 # Number of cycles decode is unblocking -system.cpu.dtb.accesses 31858285 # DTB accesses +system.cpu.decode.DECODE:BlockedCycles 3862301 # Number of cycles decode is blocked +system.cpu.decode.DECODE:BranchMispred 12627 # Number of times decode detected a branch misprediction +system.cpu.decode.DECODE:BranchResolved 3048985 # Number of times decode resolved a branch +system.cpu.decode.DECODE:DecodedInsts 162336287 # Number of instructions handled by decode +system.cpu.decode.DECODE:IdleCycles 39537926 # Number of cycles decode is idle +system.cpu.decode.DECODE:RunCycles 29896024 # Number of cycles decode is running +system.cpu.decode.DECODE:SquashCycles 8028470 # Number of cycles decode is squashing +system.cpu.decode.DECODE:SquashedInsts 45209 # Number of squashed instructions handled by decode +system.cpu.decode.DECODE:UnblockCycles 189320 # Number of cycles decode is unblocking +system.cpu.dtb.accesses 31783723 # DTB accesses system.cpu.dtb.acv 0 # DTB access violations -system.cpu.dtb.hits 31399009 # DTB hits -system.cpu.dtb.misses 459276 # DTB misses -system.cpu.dtb.read_accesses 24667541 # DTB read accesses +system.cpu.dtb.hits 31332689 # DTB hits +system.cpu.dtb.misses 451034 # DTB misses +system.cpu.dtb.read_accesses 24575603 # DTB read accesses system.cpu.dtb.read_acv 0 # DTB read access violations -system.cpu.dtb.read_hits 24209262 # DTB read hits -system.cpu.dtb.read_misses 458279 # DTB read misses -system.cpu.dtb.write_accesses 7190744 # DTB write accesses +system.cpu.dtb.read_hits 24125563 # DTB read hits +system.cpu.dtb.read_misses 450040 # DTB read misses +system.cpu.dtb.write_accesses 7208120 # DTB write accesses system.cpu.dtb.write_acv 0 # DTB write access violations -system.cpu.dtb.write_hits 7189747 # DTB write hits -system.cpu.dtb.write_misses 997 # DTB write misses -system.cpu.fetch.Branches 19414460 # Number of branches that fetch encountered -system.cpu.fetch.CacheLines 19196880 # Number of cache lines fetched -system.cpu.fetch.Cycles 50094936 # Number of cycles fetch has run and was not squashing or blocked -system.cpu.fetch.IcacheSquashes 510856 # Number of outstanding Icache misses that were squashed -system.cpu.fetch.Insts 167171428 # Number of instructions fetch has processed -system.cpu.fetch.SquashCycles 2080137 # Number of cycles fetch has spent squashing -system.cpu.fetch.branchRate 0.239584 # Number of branch fetches per cycle -system.cpu.fetch.icacheStallCycles 19196880 # Number of cycles fetch is stalled on an Icache miss -system.cpu.fetch.predictedBranches 14694196 # Number of branches that fetch has predicted taken -system.cpu.fetch.rate 2.062976 # Number of inst fetches per cycle +system.cpu.dtb.write_hits 7207126 # DTB write hits +system.cpu.dtb.write_misses 994 # DTB write misses +system.cpu.fetch.Branches 19451761 # Number of branches that fetch encountered +system.cpu.fetch.CacheLines 19219800 # Number of cache lines fetched +system.cpu.fetch.Cycles 50154718 # Number of cycles fetch has run and was not squashing or blocked +system.cpu.fetch.IcacheSquashes 536931 # Number of outstanding Icache misses that were squashed +system.cpu.fetch.Insts 167137455 # Number of instructions fetch has processed +system.cpu.fetch.SquashCycles 2059472 # Number of cycles fetch has spent squashing +system.cpu.fetch.branchRate 0.238622 # Number of branch fetches per cycle +system.cpu.fetch.icacheStallCycles 19219800 # Number of cycles fetch is stalled on an Icache miss +system.cpu.fetch.predictedBranches 14743121 # Number of branches that fetch has predicted taken +system.cpu.fetch.rate 2.050340 # Number of inst fetches per cycle system.cpu.fetch.rateDist.start_dist # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist.samples 81033328 +system.cpu.fetch.rateDist.samples 81514041 system.cpu.fetch.rateDist.min_value 0 - 0 50135346 6187.00% - 1 3110572 383.86% - 2 2001906 247.05% - 3 3498240 431.70% - 4 4581898 565.43% - 5 1504688 185.69% - 6 2029552 250.46% - 7 1835028 226.45% - 8 12336098 1522.35% + 0 50579197 6204.97% + 1 3119637 382.71% + 2 2009848 246.56% + 3 3519871 431.81% + 4 4617609 566.48% + 5 1511564 185.44% + 6 2006119 246.11% + 7 1828029 224.26% + 8 12322167 1511.66% system.cpu.fetch.rateDist.max_value 8 system.cpu.fetch.rateDist.end_dist -system.cpu.icache.ReadReq_accesses 19196523 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_avg_miss_latency 5281.475978 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency 3147.102526 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_hits 19186428 # number of ReadReq hits -system.cpu.icache.ReadReq_miss_latency 53316500 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_accesses 19219343 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_avg_miss_latency 6740.447436 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency 3507.077806 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_hits 19209241 # number of ReadReq hits +system.cpu.icache.ReadReq_miss_latency 68092000 # number of ReadReq miss cycles system.cpu.icache.ReadReq_miss_rate 0.000526 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_misses 10095 # number of ReadReq misses -system.cpu.icache.ReadReq_mshr_hits 357 # number of ReadReq MSHR hits -system.cpu.icache.ReadReq_mshr_miss_latency 31770000 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_misses 10102 # number of ReadReq misses +system.cpu.icache.ReadReq_mshr_hits 457 # number of ReadReq MSHR hits +system.cpu.icache.ReadReq_mshr_miss_latency 35428500 # number of ReadReq MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate 0.000526 # mshr miss rate for ReadReq accesses -system.cpu.icache.ReadReq_mshr_misses 10095 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses 10102 # number of ReadReq MSHR misses system.cpu.icache.avg_blocked_cycles_no_mshrs # average number of cycles each access was blocked system.cpu.icache.avg_blocked_cycles_no_targets # average number of cycles each access was blocked -system.cpu.icache.avg_refs 1900.587221 # Average number of references to valid blocks. +system.cpu.icache.avg_refs 1901.528509 # Average number of references to valid blocks. system.cpu.icache.blocked_no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles_no_targets 0 # number of cycles access was blocked system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.demand_accesses 19196523 # number of demand (read+write) accesses -system.cpu.icache.demand_avg_miss_latency 5281.475978 # average overall miss latency -system.cpu.icache.demand_avg_mshr_miss_latency 3147.102526 # average overall mshr miss latency -system.cpu.icache.demand_hits 19186428 # number of demand (read+write) hits -system.cpu.icache.demand_miss_latency 53316500 # number of demand (read+write) miss cycles +system.cpu.icache.demand_accesses 19219343 # number of demand (read+write) accesses +system.cpu.icache.demand_avg_miss_latency 6740.447436 # average overall miss latency +system.cpu.icache.demand_avg_mshr_miss_latency 3507.077806 # average overall mshr miss latency +system.cpu.icache.demand_hits 19209241 # number of demand (read+write) hits +system.cpu.icache.demand_miss_latency 68092000 # number of demand (read+write) miss cycles system.cpu.icache.demand_miss_rate 0.000526 # miss rate for demand accesses -system.cpu.icache.demand_misses 10095 # number of demand (read+write) misses -system.cpu.icache.demand_mshr_hits 357 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_miss_latency 31770000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_misses 10102 # number of demand (read+write) misses +system.cpu.icache.demand_mshr_hits 457 # number of demand (read+write) MSHR hits +system.cpu.icache.demand_mshr_miss_latency 35428500 # number of demand (read+write) MSHR miss cycles system.cpu.icache.demand_mshr_miss_rate 0.000526 # mshr miss rate for demand accesses -system.cpu.icache.demand_mshr_misses 10095 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses 10102 # number of demand (read+write) MSHR misses system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.icache.overall_accesses 19196523 # number of overall (read+write) accesses -system.cpu.icache.overall_avg_miss_latency 5281.475978 # average overall miss latency -system.cpu.icache.overall_avg_mshr_miss_latency 3147.102526 # average overall mshr miss latency +system.cpu.icache.overall_accesses 19219343 # number of overall (read+write) accesses +system.cpu.icache.overall_avg_miss_latency 6740.447436 # average overall miss latency +system.cpu.icache.overall_avg_mshr_miss_latency 3507.077806 # average overall mshr miss latency system.cpu.icache.overall_avg_mshr_uncacheable_latency # average overall mshr uncacheable latency -system.cpu.icache.overall_hits 19186428 # number of overall hits -system.cpu.icache.overall_miss_latency 53316500 # number of overall miss cycles +system.cpu.icache.overall_hits 19209241 # number of overall hits +system.cpu.icache.overall_miss_latency 68092000 # number of overall miss cycles system.cpu.icache.overall_miss_rate 0.000526 # miss rate for overall accesses -system.cpu.icache.overall_misses 10095 # number of overall misses -system.cpu.icache.overall_mshr_hits 357 # number of overall MSHR hits -system.cpu.icache.overall_mshr_miss_latency 31770000 # number of overall MSHR miss cycles +system.cpu.icache.overall_misses 10102 # number of overall misses +system.cpu.icache.overall_mshr_hits 457 # number of overall MSHR hits +system.cpu.icache.overall_mshr_miss_latency 35428500 # number of overall MSHR miss cycles system.cpu.icache.overall_mshr_miss_rate 0.000526 # mshr miss rate for overall accesses -system.cpu.icache.overall_mshr_misses 10095 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses 10102 # number of overall MSHR misses system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses system.cpu.icache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache @@ -229,183 +229,183 @@ system.cpu.icache.prefetcher.num_hwpf_issued 0 system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated system.cpu.icache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time -system.cpu.icache.replacements 8181 # number of replacements -system.cpu.icache.sampled_refs 10095 # Sample count of references to valid blocks. +system.cpu.icache.replacements 8191 # number of replacements +system.cpu.icache.sampled_refs 10102 # Sample count of references to valid blocks. system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.icache.tagsinuse 1548.554006 # Cycle average of tags in use -system.cpu.icache.total_refs 19186428 # Total number of references to valid blocks. +system.cpu.icache.tagsinuse 1547.575549 # Cycle average of tags in use +system.cpu.icache.total_refs 19209241 # Total number of references to valid blocks. system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.cpu.icache.writebacks 0 # number of writebacks -system.cpu.idleCycles 793 # Total number of cycles that the CPU has spent unscheduled due to idling -system.cpu.iew.EXEC:branches 12780668 # Number of branches executed -system.cpu.iew.EXEC:nop 12539131 # number of nop insts executed -system.cpu.iew.EXEC:rate 1.254771 # Inst execution rate -system.cpu.iew.EXEC:refs 31909412 # number of memory reference insts executed -system.cpu.iew.EXEC:stores 7192377 # Number of stores executed +system.cpu.idleCycles 2898 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu.iew.EXEC:branches 12781978 # Number of branches executed +system.cpu.iew.EXEC:nop 12589139 # number of nop insts executed +system.cpu.iew.EXEC:rate 1.246896 # Inst execution rate +system.cpu.iew.EXEC:refs 31834864 # number of memory reference insts executed +system.cpu.iew.EXEC:stores 7209747 # Number of stores executed system.cpu.iew.EXEC:swp 0 # number of swp insts executed -system.cpu.iew.WB:consumers 90873941 # num instructions consuming a value -system.cpu.iew.WB:count 99790534 # cumulative count of insts written-back -system.cpu.iew.WB:fanout 0.723651 # average fanout of values written-back +system.cpu.iew.WB:consumers 91092089 # num instructions consuming a value +system.cpu.iew.WB:count 99774116 # cumulative count of insts written-back +system.cpu.iew.WB:fanout 0.721851 # average fanout of values written-back system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ -system.cpu.iew.WB:producers 65761001 # num instructions producing a value -system.cpu.iew.WB:rate 1.231463 # insts written-back per cycle -system.cpu.iew.WB:sent 100701135 # cumulative count of insts sent to commit -system.cpu.iew.branchMispredicts 2107897 # Number of branch mispredicts detected at execute -system.cpu.iew.iewBlockCycles 246665 # Number of cycles IEW is blocking -system.cpu.iew.iewDispLoadInsts 33850526 # Number of dispatched load instructions +system.cpu.iew.WB:producers 65754876 # num instructions producing a value +system.cpu.iew.WB:rate 1.223968 # insts written-back per cycle +system.cpu.iew.WB:sent 100649675 # cumulative count of insts sent to commit +system.cpu.iew.branchMispredicts 2112266 # Number of branch mispredicts detected at execute +system.cpu.iew.iewBlockCycles 284242 # Number of cycles IEW is blocking +system.cpu.iew.iewDispLoadInsts 33854360 # Number of dispatched load instructions system.cpu.iew.iewDispNonSpecInsts 429 # Number of dispatched non-speculative instructions -system.cpu.iew.iewDispSquashedInsts 1732647 # Number of squashed instructions skipped by dispatch -system.cpu.iew.iewDispStoreInsts 10567472 # Number of dispatched store instructions -system.cpu.iew.iewDispatchedInsts 147637958 # Number of instructions dispatched to IQ -system.cpu.iew.iewExecLoadInsts 24717035 # Number of load instructions executed -system.cpu.iew.iewExecSquashedInsts 2166845 # Number of squashed instructions skipped in execute -system.cpu.iew.iewExecutedInsts 101679237 # Number of executed instructions -system.cpu.iew.iewIQFullEvents 118331 # Number of times the IQ has become full, causing a stall +system.cpu.iew.iewDispSquashedInsts 1723654 # Number of squashed instructions skipped by dispatch +system.cpu.iew.iewDispStoreInsts 10604217 # Number of dispatched store instructions +system.cpu.iew.iewDispatchedInsts 147674740 # Number of instructions dispatched to IQ +system.cpu.iew.iewExecLoadInsts 24625117 # Number of load instructions executed +system.cpu.iew.iewExecSquashedInsts 2113526 # Number of squashed instructions skipped in execute +system.cpu.iew.iewExecutedInsts 101643128 # Number of executed instructions +system.cpu.iew.iewIQFullEvents 120911 # Number of times the IQ has become full, causing a stall system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall -system.cpu.iew.iewSquashCycles 8027779 # Number of cycles IEW is squashing -system.cpu.iew.iewUnblockCycles 156734 # Number of cycles IEW is unblocking +system.cpu.iew.iewLSQFullEvents 5 # Number of times the LSQ has become full, causing a stall +system.cpu.iew.iewSquashCycles 8028470 # Number of cycles IEW is squashing +system.cpu.iew.iewUnblockCycles 165624 # Number of cycles IEW is unblocking system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding system.cpu.iew.lsq.thread.0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked -system.cpu.iew.lsq.thread.0.forwLoads 856559 # Number of loads that had data forwarded from stores -system.cpu.iew.lsq.thread.0.ignoredResponses 2781 # Number of memory responses ignored because the instruction is squashed +system.cpu.iew.lsq.thread.0.forwLoads 844640 # Number of loads that had data forwarded from stores +system.cpu.iew.lsq.thread.0.ignoredResponses 2772 # Number of memory responses ignored because the instruction is squashed system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address -system.cpu.iew.lsq.thread.0.memOrderViolation 251777 # Number of memory ordering violations -system.cpu.iew.lsq.thread.0.rescheduledLoads 9738 # Number of loads that were rescheduled -system.cpu.iew.lsq.thread.0.squashedLoads 13816113 # Number of loads squashed -system.cpu.iew.lsq.thread.0.squashedStores 4064777 # Number of stores squashed -system.cpu.iew.memOrderViolationEvents 251777 # Number of memory order violations -system.cpu.iew.predictedNotTakenIncorrect 201293 # Number of branches that were predicted not taken incorrectly -system.cpu.iew.predictedTakenIncorrect 1906604 # Number of branches that were predicted taken incorrectly -system.cpu.ipc 1.038818 # IPC: Instructions Per Cycle -system.cpu.ipc_total 1.038818 # IPC: Total IPC of All Threads -system.cpu.iq.ISSUE:FU_type_0 103846082 # Type of FU issued +system.cpu.iew.lsq.thread.0.memOrderViolation 223466 # Number of memory ordering violations +system.cpu.iew.lsq.thread.0.rescheduledLoads 9801 # Number of loads that were rescheduled +system.cpu.iew.lsq.thread.0.squashedLoads 13819947 # Number of loads squashed +system.cpu.iew.lsq.thread.0.squashedStores 4101522 # Number of stores squashed +system.cpu.iew.memOrderViolationEvents 223466 # Number of memory order violations +system.cpu.iew.predictedNotTakenIncorrect 201477 # Number of branches that were predicted not taken incorrectly +system.cpu.iew.predictedTakenIncorrect 1910789 # Number of branches that were predicted taken incorrectly +system.cpu.ipc 1.032665 # IPC: Instructions Per Cycle +system.cpu.ipc_total 1.032665 # IPC: Total IPC of All Threads +system.cpu.iq.ISSUE:FU_type_0 103756654 # Type of FU issued system.cpu.iq.ISSUE:FU_type_0.start_dist No_OpClass 7 0.00% # Type of FU issued - IntAlu 64291846 61.91% # Type of FU issued - IntMult 474892 0.46% # Type of FU issued + IntAlu 64328227 62.00% # Type of FU issued + IntMult 474807 0.46% # Type of FU issued IntDiv 0 0.00% # Type of FU issued - FloatAdd 2784334 2.68% # Type of FU issued - FloatCmp 115616 0.11% # Type of FU issued - FloatCvt 2378731 2.29% # Type of FU issued - FloatMult 305685 0.29% # Type of FU issued - FloatDiv 755261 0.73% # Type of FU issued - FloatSqrt 321 0.00% # Type of FU issued - MemRead 25423709 24.48% # Type of FU issued - MemWrite 7315680 7.04% # Type of FU issued + FloatAdd 2783435 2.68% # Type of FU issued + FloatCmp 115619 0.11% # Type of FU issued + FloatCvt 2381566 2.30% # Type of FU issued + FloatMult 305730 0.29% # Type of FU issued + FloatDiv 755065 0.73% # Type of FU issued + FloatSqrt 322 0.00% # Type of FU issued + MemRead 25279956 24.36% # Type of FU issued + MemWrite 7331920 7.07% # Type of FU issued IprAccess 0 0.00% # Type of FU issued InstPrefetch 0 0.00% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0.end_dist -system.cpu.iq.ISSUE:fu_busy_cnt 1872954 # FU busy when requested -system.cpu.iq.ISSUE:fu_busy_rate 0.018036 # FU busy rate (busy events/executed inst) +system.cpu.iq.ISSUE:fu_busy_cnt 1948888 # FU busy when requested +system.cpu.iq.ISSUE:fu_busy_rate 0.018783 # FU busy rate (busy events/executed inst) system.cpu.iq.ISSUE:fu_full.start_dist No_OpClass 0 0.00% # attempts to use FU when none available - IntAlu 224469 11.98% # attempts to use FU when none available + IntAlu 297234 15.25% # attempts to use FU when none available IntMult 0 0.00% # attempts to use FU when none available IntDiv 0 0.00% # attempts to use FU when none available - FloatAdd 178 0.01% # attempts to use FU when none available + FloatAdd 492 0.03% # attempts to use FU when none available FloatCmp 0 0.00% # attempts to use FU when none available - FloatCvt 3554 0.19% # attempts to use FU when none available - FloatMult 2233 0.12% # attempts to use FU when none available - FloatDiv 827912 44.20% # attempts to use FU when none available + FloatCvt 3359 0.17% # attempts to use FU when none available + FloatMult 1274 0.07% # attempts to use FU when none available + FloatDiv 828421 42.51% # attempts to use FU when none available FloatSqrt 0 0.00% # attempts to use FU when none available - MemRead 741361 39.58% # attempts to use FU when none available - MemWrite 73247 3.91% # attempts to use FU when none available + MemRead 745957 38.28% # attempts to use FU when none available + MemWrite 72151 3.70% # attempts to use FU when none available IprAccess 0 0.00% # attempts to use FU when none available InstPrefetch 0 0.00% # attempts to use FU when none available system.cpu.iq.ISSUE:fu_full.end_dist system.cpu.iq.ISSUE:issued_per_cycle.start_dist # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle.samples 81033328 +system.cpu.iq.ISSUE:issued_per_cycle.samples 81514041 system.cpu.iq.ISSUE:issued_per_cycle.min_value 0 - 0 34942372 4312.10% - 1 18670897 2304.10% - 2 11746700 1449.61% - 3 6722042 829.54% - 4 5133527 633.51% - 5 2276322 280.91% - 6 1240213 153.05% - 7 251377 31.02% - 8 49878 6.16% + 0 35401194 4342.96% + 1 18638593 2286.55% + 2 11850080 1453.75% + 3 6738129 826.62% + 4 5072118 622.24% + 5 2314380 283.92% + 6 1219789 149.64% + 7 213656 26.21% + 8 66102 8.11% system.cpu.iq.ISSUE:issued_per_cycle.max_value 8 system.cpu.iq.ISSUE:issued_per_cycle.end_dist -system.cpu.iq.ISSUE:rate 1.281511 # Inst issue rate -system.cpu.iq.iqInstsAdded 135098398 # Number of instructions added to the IQ (excludes non-spec) -system.cpu.iq.iqInstsIssued 103846082 # Number of instructions issued +system.cpu.iq.ISSUE:rate 1.272823 # Inst issue rate +system.cpu.iq.iqInstsAdded 135085172 # Number of instructions added to the IQ (excludes non-spec) +system.cpu.iq.iqInstsIssued 103756654 # Number of instructions issued system.cpu.iq.iqNonSpecInstsAdded 429 # Number of non-speculative instructions added to the IQ -system.cpu.iq.iqSquashedInstsExamined 50311951 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu.iq.iqSquashedInstsIssued 231214 # Number of squashed instructions issued +system.cpu.iq.iqSquashedInstsExamined 50298713 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu.iq.iqSquashedInstsIssued 225846 # Number of squashed instructions issued system.cpu.iq.iqSquashedNonSpecRemoved 40 # Number of squashed non-spec instructions that were removed -system.cpu.iq.iqSquashedOperandsExamined 47101038 # Number of squashed operands that are examined and possibly removed from graph -system.cpu.itb.accesses 19196954 # ITB accesses +system.cpu.iq.iqSquashedOperandsExamined 47102449 # Number of squashed operands that are examined and possibly removed from graph +system.cpu.itb.accesses 19219874 # ITB accesses system.cpu.itb.acv 0 # ITB acv -system.cpu.itb.hits 19196880 # ITB hits +system.cpu.itb.hits 19219800 # ITB hits system.cpu.itb.misses 74 # ITB misses -system.cpu.l2cache.ReadExReq_accesses 1735 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_avg_miss_latency 4494.812680 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 2494.812680 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_miss_latency 7798500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_accesses 1736 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_avg_miss_latency 5751.440092 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 2751.440092 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_miss_latency 9984500 # number of ReadExReq miss cycles system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_misses 1735 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_mshr_miss_latency 4328500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_misses 1736 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_mshr_miss_latency 4776500 # number of ReadExReq MSHR miss cycles system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_misses 1735 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadReq_accesses 10600 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_avg_miss_latency 4263.499557 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 2263.499557 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_hits 7211 # number of ReadReq hits -system.cpu.l2cache.ReadReq_miss_latency 14449000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_rate 0.319717 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_misses 3389 # number of ReadReq misses -system.cpu.l2cache.ReadReq_mshr_miss_latency 7671000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_rate 0.319717 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_misses 3389 # number of ReadReq MSHR misses -system.cpu.l2cache.UpgradeReq_accesses 123 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_avg_miss_latency 4426.829268 # average UpgradeReq miss latency -system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 2426.829268 # average UpgradeReq mshr miss latency -system.cpu.l2cache.UpgradeReq_miss_latency 544500 # number of UpgradeReq miss cycles +system.cpu.l2cache.ReadExReq_mshr_misses 1736 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadReq_accesses 10609 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_avg_miss_latency 5363.488784 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 2363.488784 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_hits 7221 # number of ReadReq hits +system.cpu.l2cache.ReadReq_miss_latency 18171500 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_rate 0.319351 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_misses 3388 # number of ReadReq misses +system.cpu.l2cache.ReadReq_mshr_miss_latency 8007500 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_rate 0.319351 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_misses 3388 # number of ReadReq MSHR misses +system.cpu.l2cache.UpgradeReq_accesses 122 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_avg_miss_latency 5704.918033 # average UpgradeReq miss latency +system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 2704.918033 # average UpgradeReq mshr miss latency +system.cpu.l2cache.UpgradeReq_miss_latency 696000 # number of UpgradeReq miss cycles system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_misses 123 # number of UpgradeReq misses -system.cpu.l2cache.UpgradeReq_mshr_miss_latency 298500 # number of UpgradeReq MSHR miss cycles +system.cpu.l2cache.UpgradeReq_misses 122 # number of UpgradeReq misses +system.cpu.l2cache.UpgradeReq_mshr_miss_latency 330000 # number of UpgradeReq MSHR miss cycles system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_mshr_misses 123 # number of UpgradeReq MSHR misses +system.cpu.l2cache.UpgradeReq_mshr_misses 122 # number of UpgradeReq MSHR misses system.cpu.l2cache.Writeback_accesses 105 # number of Writeback accesses(hits+misses) system.cpu.l2cache.Writeback_hits 105 # number of Writeback hits system.cpu.l2cache.avg_blocked_cycles_no_mshrs # average number of cycles each access was blocked system.cpu.l2cache.avg_blocked_cycles_no_targets # average number of cycles each access was blocked -system.cpu.l2cache.avg_refs 2.151271 # Average number of references to valid blocks. +system.cpu.l2cache.avg_refs 2.154260 # Average number of references to valid blocks. system.cpu.l2cache.blocked_no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked system.cpu.l2cache.cache_copies 0 # number of cache copies performed -system.cpu.l2cache.demand_accesses 12335 # number of demand (read+write) accesses -system.cpu.l2cache.demand_avg_miss_latency 4341.822795 # average overall miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency 2341.822795 # average overall mshr miss latency -system.cpu.l2cache.demand_hits 7211 # number of demand (read+write) hits -system.cpu.l2cache.demand_miss_latency 22247500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_rate 0.415403 # miss rate for demand accesses +system.cpu.l2cache.demand_accesses 12345 # number of demand (read+write) accesses +system.cpu.l2cache.demand_avg_miss_latency 5494.925839 # average overall miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency 2494.925839 # average overall mshr miss latency +system.cpu.l2cache.demand_hits 7221 # number of demand (read+write) hits +system.cpu.l2cache.demand_miss_latency 28156000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_rate 0.415067 # miss rate for demand accesses system.cpu.l2cache.demand_misses 5124 # number of demand (read+write) misses system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits -system.cpu.l2cache.demand_mshr_miss_latency 11999500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_rate 0.415403 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_latency 12784000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_rate 0.415067 # mshr miss rate for demand accesses system.cpu.l2cache.demand_mshr_misses 5124 # number of demand (read+write) MSHR misses system.cpu.l2cache.fast_writes 0 # number of fast writes performed system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.l2cache.overall_accesses 12335 # number of overall (read+write) accesses -system.cpu.l2cache.overall_avg_miss_latency 4341.822795 # average overall miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency 2341.822795 # average overall mshr miss latency +system.cpu.l2cache.overall_accesses 12345 # number of overall (read+write) accesses +system.cpu.l2cache.overall_avg_miss_latency 5494.925839 # average overall miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency 2494.925839 # average overall mshr miss latency system.cpu.l2cache.overall_avg_mshr_uncacheable_latency # average overall mshr uncacheable latency -system.cpu.l2cache.overall_hits 7211 # number of overall hits -system.cpu.l2cache.overall_miss_latency 22247500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_rate 0.415403 # miss rate for overall accesses +system.cpu.l2cache.overall_hits 7221 # number of overall hits +system.cpu.l2cache.overall_miss_latency 28156000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_rate 0.415067 # miss rate for overall accesses system.cpu.l2cache.overall_misses 5124 # number of overall misses system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits -system.cpu.l2cache.overall_mshr_miss_latency 11999500 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_rate 0.415403 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_latency 12784000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_rate 0.415067 # mshr miss rate for overall accesses system.cpu.l2cache.overall_mshr_misses 5124 # number of overall MSHR misses system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses @@ -421,28 +421,28 @@ system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0 system.cpu.l2cache.replacements 0 # number of replacements system.cpu.l2cache.sampled_refs 3345 # Sample count of references to valid blocks. system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.l2cache.tagsinuse 2256.522025 # Cycle average of tags in use -system.cpu.l2cache.total_refs 7196 # Total number of references to valid blocks. +system.cpu.l2cache.tagsinuse 2257.557113 # Cycle average of tags in use +system.cpu.l2cache.total_refs 7206 # Total number of references to valid blocks. system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.cpu.l2cache.writebacks 0 # number of writebacks -system.cpu.numCycles 81034121 # number of cpu cycles simulated -system.cpu.rename.RENAME:BlockCycles 1616502 # Number of cycles rename is blocking +system.cpu.numCycles 81516939 # number of cpu cycles simulated +system.cpu.rename.RENAME:BlockCycles 1780351 # Number of cycles rename is blocking system.cpu.rename.RENAME:CommittedMaps 68427361 # Number of HB maps that are committed -system.cpu.rename.RENAME:IQFullEvents 794130 # Number of times rename has blocked due to IQ full -system.cpu.rename.RENAME:IdleCycles 40700940 # Number of cycles rename is idle -system.cpu.rename.RENAME:LSQFullEvents 985111 # Number of times rename has blocked due to LSQ full -system.cpu.rename.RENAME:RenameLookups 202769823 # Number of register rename lookups that rename has made -system.cpu.rename.RENAME:RenamedInsts 157139154 # Number of instructions processed by rename -system.cpu.rename.RENAME:RenamedOperands 115832522 # Number of destination operands rename has renamed -system.cpu.rename.RENAME:RunCycles 28814075 # Number of cycles rename is running -system.cpu.rename.RENAME:SquashCycles 8027779 # Number of cycles rename is squashing -system.cpu.rename.RENAME:UnblockCycles 1869307 # Number of cycles rename is unblocking -system.cpu.rename.RENAME:UndoneMaps 47405161 # Number of HB maps that are undone due to squashing -system.cpu.rename.RENAME:serializeStallCycles 4725 # count of cycles rename stalled for serializing inst -system.cpu.rename.RENAME:serializingInsts 464 # count of serializing insts renamed -system.cpu.rename.RENAME:skidInsts 4330333 # count of insts added to the skid buffer -system.cpu.rename.RENAME:tempSerializingInsts 453 # count of temporary serializing insts renamed -system.cpu.timesIdled 327 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu.rename.RENAME:IQFullEvents 1047628 # Number of times rename has blocked due to IQ full +system.cpu.rename.RENAME:IdleCycles 40793393 # Number of cycles rename is idle +system.cpu.rename.RENAME:LSQFullEvents 942240 # Number of times rename has blocked due to LSQ full +system.cpu.rename.RENAME:RenameLookups 202632347 # Number of register rename lookups that rename has made +system.cpu.rename.RENAME:RenamedInsts 157116893 # Number of instructions processed by rename +system.cpu.rename.RENAME:RenamedOperands 115707927 # Number of destination operands rename has renamed +system.cpu.rename.RENAME:RunCycles 28822360 # Number of cycles rename is running +system.cpu.rename.RENAME:SquashCycles 8028470 # Number of cycles rename is squashing +system.cpu.rename.RENAME:UnblockCycles 2084695 # Number of cycles rename is unblocking +system.cpu.rename.RENAME:UndoneMaps 47280566 # Number of HB maps that are undone due to squashing +system.cpu.rename.RENAME:serializeStallCycles 4772 # count of cycles rename stalled for serializing inst +system.cpu.rename.RENAME:serializingInsts 463 # count of serializing insts renamed +system.cpu.rename.RENAME:skidInsts 4626500 # count of insts added to the skid buffer +system.cpu.rename.RENAME:tempSerializingInsts 452 # count of temporary serializing insts renamed +system.cpu.timesIdled 687 # Number of times that the entire CPU went into an idle state and unscheduled itself system.cpu.workload.PROG:num_syscalls 389 # Number of system calls ---------- End Simulation Statistics ---------- diff --git a/tests/long/70.twolf/ref/alpha/tru64/simple-timing/config.ini b/tests/long/70.twolf/ref/alpha/tru64/simple-timing/config.ini index 11131e743..fd50e16e0 100644 --- a/tests/long/70.twolf/ref/alpha/tru64/simple-timing/config.ini +++ b/tests/long/70.twolf/ref/alpha/tru64/simple-timing/config.ini @@ -152,6 +152,7 @@ type=Bus block_size=64 bus_id=0 clock=1000 +header_cycles=1 responder_set=false width=64 port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.l2cache.cpu_side @@ -181,6 +182,7 @@ type=Bus block_size=64 bus_id=0 clock=1000 +header_cycles=1 responder_set=false width=64 port=system.physmem.port[0] system.cpu.l2cache.mem_side diff --git a/tests/long/70.twolf/ref/alpha/tru64/simple-timing/m5stats.txt b/tests/long/70.twolf/ref/alpha/tru64/simple-timing/m5stats.txt index 2349a6461..a1b1d8e71 100644 --- a/tests/long/70.twolf/ref/alpha/tru64/simple-timing/m5stats.txt +++ b/tests/long/70.twolf/ref/alpha/tru64/simple-timing/m5stats.txt @@ -1,31 +1,31 @@ ---------- Begin Simulation Statistics ---------- -host_inst_rate 877549 # Simulator instruction rate (inst/s) -host_mem_usage 155412 # Number of bytes of host memory used -host_seconds 104.73 # Real time elapsed on the host -host_tick_rate 1132363341 # Simulator tick rate (ticks/s) +host_inst_rate 1053450 # Simulator instruction rate (inst/s) +host_mem_usage 201692 # Number of bytes of host memory used +host_seconds 87.24 # Real time elapsed on the host +host_tick_rate 1359521857 # Simulator tick rate (ticks/s) sim_freq 1000000000000 # Frequency of simulated ticks sim_insts 91903056 # Number of instructions simulated -sim_seconds 0.118589 # Number of seconds simulated -sim_ticks 118589318000 # Number of ticks simulated +sim_seconds 0.118605 # Number of seconds simulated +sim_ticks 118605062000 # Number of ticks simulated system.cpu.dcache.ReadReq_accesses 19996198 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_avg_miss_latency 23658.227848 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency 21658.227848 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_miss_latency 25546.413502 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency 22546.413502 # average ReadReq mshr miss latency system.cpu.dcache.ReadReq_hits 19995724 # number of ReadReq hits -system.cpu.dcache.ReadReq_miss_latency 11214000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency 12109000 # number of ReadReq miss cycles system.cpu.dcache.ReadReq_miss_rate 0.000024 # miss rate for ReadReq accesses system.cpu.dcache.ReadReq_misses 474 # number of ReadReq misses -system.cpu.dcache.ReadReq_mshr_miss_latency 10266000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency 10687000 # number of ReadReq MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate 0.000024 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_misses 474 # number of ReadReq MSHR misses system.cpu.dcache.WriteReq_accesses 6501103 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_avg_miss_latency 25000 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency 23000 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_miss_latency 27000 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency 24000 # average WriteReq mshr miss latency system.cpu.dcache.WriteReq_hits 6499244 # number of WriteReq hits -system.cpu.dcache.WriteReq_miss_latency 46475000 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency 50193000 # number of WriteReq miss cycles system.cpu.dcache.WriteReq_miss_rate 0.000286 # miss rate for WriteReq accesses system.cpu.dcache.WriteReq_misses 1859 # number of WriteReq misses -system.cpu.dcache.WriteReq_mshr_miss_latency 42757000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency 44616000 # number of WriteReq MSHR miss cycles system.cpu.dcache.WriteReq_mshr_miss_rate 0.000286 # mshr miss rate for WriteReq accesses system.cpu.dcache.WriteReq_mshr_misses 1859 # number of WriteReq MSHR misses system.cpu.dcache.avg_blocked_cycles_no_mshrs # average number of cycles each access was blocked @@ -37,29 +37,29 @@ system.cpu.dcache.blocked_cycles_no_mshrs 0 # n system.cpu.dcache.blocked_cycles_no_targets 0 # number of cycles access was blocked system.cpu.dcache.cache_copies 0 # number of cache copies performed system.cpu.dcache.demand_accesses 26497301 # number of demand (read+write) accesses -system.cpu.dcache.demand_avg_miss_latency 24727.389627 # average overall miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency 22727.389627 # average overall mshr miss latency +system.cpu.dcache.demand_avg_miss_latency 26704.672096 # average overall miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency 23704.672096 # average overall mshr miss latency system.cpu.dcache.demand_hits 26494968 # number of demand (read+write) hits -system.cpu.dcache.demand_miss_latency 57689000 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency 62302000 # number of demand (read+write) miss cycles system.cpu.dcache.demand_miss_rate 0.000088 # miss rate for demand accesses system.cpu.dcache.demand_misses 2333 # number of demand (read+write) misses system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_miss_latency 53023000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency 55303000 # number of demand (read+write) MSHR miss cycles system.cpu.dcache.demand_mshr_miss_rate 0.000088 # mshr miss rate for demand accesses system.cpu.dcache.demand_mshr_misses 2333 # number of demand (read+write) MSHR misses system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.dcache.overall_accesses 26497301 # number of overall (read+write) accesses -system.cpu.dcache.overall_avg_miss_latency 24727.389627 # average overall miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency 22727.389627 # average overall mshr miss latency +system.cpu.dcache.overall_avg_miss_latency 26704.672096 # average overall miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency 23704.672096 # average overall mshr miss latency system.cpu.dcache.overall_avg_mshr_uncacheable_latency # average overall mshr uncacheable latency system.cpu.dcache.overall_hits 26494968 # number of overall hits -system.cpu.dcache.overall_miss_latency 57689000 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency 62302000 # number of overall miss cycles system.cpu.dcache.overall_miss_rate 0.000088 # miss rate for overall accesses system.cpu.dcache.overall_misses 2333 # number of overall misses system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_miss_latency 53023000 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency 55303000 # number of overall MSHR miss cycles system.cpu.dcache.overall_mshr_miss_rate 0.000088 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_misses 2333 # number of overall MSHR misses system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles @@ -76,7 +76,7 @@ system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0 system.cpu.dcache.replacements 157 # number of replacements system.cpu.dcache.sampled_refs 2222 # Sample count of references to valid blocks. system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.dcache.tagsinuse 1441.456926 # Cycle average of tags in use +system.cpu.dcache.tagsinuse 1441.428133 # Cycle average of tags in use system.cpu.dcache.total_refs 26495079 # Total number of references to valid blocks. system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.cpu.dcache.writebacks 104 # number of writebacks @@ -93,13 +93,13 @@ system.cpu.dtb.write_acv 0 # DT system.cpu.dtb.write_hits 6501103 # DTB write hits system.cpu.dtb.write_misses 23 # DTB write misses system.cpu.icache.ReadReq_accesses 91903090 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_avg_miss_latency 16695.887192 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency 14695.887192 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_miss_latency 18003.877791 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency 15003.877791 # average ReadReq mshr miss latency system.cpu.icache.ReadReq_hits 91894580 # number of ReadReq hits -system.cpu.icache.ReadReq_miss_latency 142082000 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency 153213000 # number of ReadReq miss cycles system.cpu.icache.ReadReq_miss_rate 0.000093 # miss rate for ReadReq accesses system.cpu.icache.ReadReq_misses 8510 # number of ReadReq misses -system.cpu.icache.ReadReq_mshr_miss_latency 125062000 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency 127683000 # number of ReadReq MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate 0.000093 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_misses 8510 # number of ReadReq MSHR misses system.cpu.icache.avg_blocked_cycles_no_mshrs # average number of cycles each access was blocked @@ -111,29 +111,29 @@ system.cpu.icache.blocked_cycles_no_mshrs 0 # n system.cpu.icache.blocked_cycles_no_targets 0 # number of cycles access was blocked system.cpu.icache.cache_copies 0 # number of cache copies performed system.cpu.icache.demand_accesses 91903090 # number of demand (read+write) accesses -system.cpu.icache.demand_avg_miss_latency 16695.887192 # average overall miss latency -system.cpu.icache.demand_avg_mshr_miss_latency 14695.887192 # average overall mshr miss latency +system.cpu.icache.demand_avg_miss_latency 18003.877791 # average overall miss latency +system.cpu.icache.demand_avg_mshr_miss_latency 15003.877791 # average overall mshr miss latency system.cpu.icache.demand_hits 91894580 # number of demand (read+write) hits -system.cpu.icache.demand_miss_latency 142082000 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency 153213000 # number of demand (read+write) miss cycles system.cpu.icache.demand_miss_rate 0.000093 # miss rate for demand accesses system.cpu.icache.demand_misses 8510 # number of demand (read+write) misses system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_miss_latency 125062000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency 127683000 # number of demand (read+write) MSHR miss cycles system.cpu.icache.demand_mshr_miss_rate 0.000093 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_misses 8510 # number of demand (read+write) MSHR misses system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.icache.overall_accesses 91903090 # number of overall (read+write) accesses -system.cpu.icache.overall_avg_miss_latency 16695.887192 # average overall miss latency -system.cpu.icache.overall_avg_mshr_miss_latency 14695.887192 # average overall mshr miss latency +system.cpu.icache.overall_avg_miss_latency 18003.877791 # average overall miss latency +system.cpu.icache.overall_avg_mshr_miss_latency 15003.877791 # average overall mshr miss latency system.cpu.icache.overall_avg_mshr_uncacheable_latency # average overall mshr uncacheable latency system.cpu.icache.overall_hits 91894580 # number of overall hits -system.cpu.icache.overall_miss_latency 142082000 # number of overall miss cycles +system.cpu.icache.overall_miss_latency 153213000 # number of overall miss cycles system.cpu.icache.overall_miss_rate 0.000093 # miss rate for overall accesses system.cpu.icache.overall_misses 8510 # number of overall misses system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits -system.cpu.icache.overall_mshr_miss_latency 125062000 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency 127683000 # number of overall MSHR miss cycles system.cpu.icache.overall_mshr_miss_rate 0.000093 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_misses 8510 # number of overall MSHR misses system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles @@ -150,7 +150,7 @@ system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0 system.cpu.icache.replacements 6681 # number of replacements system.cpu.icache.sampled_refs 8510 # Sample count of references to valid blocks. system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.icache.tagsinuse 1418.474191 # Cycle average of tags in use +system.cpu.icache.tagsinuse 1418.444669 # Cycle average of tags in use system.cpu.icache.total_refs 91894580 # Total number of references to valid blocks. system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.cpu.icache.writebacks 0 # number of writebacks @@ -160,28 +160,28 @@ system.cpu.itb.acv 0 # IT system.cpu.itb.hits 91903090 # ITB hits system.cpu.itb.misses 47 # ITB misses system.cpu.l2cache.ReadExReq_accesses 1748 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_avg_miss_latency 22000 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency 23000 # average ReadExReq miss latency system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 11000 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_miss_latency 38456000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency 40204000 # number of ReadExReq miss cycles system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses system.cpu.l2cache.ReadExReq_misses 1748 # number of ReadExReq misses system.cpu.l2cache.ReadExReq_mshr_miss_latency 19228000 # number of ReadExReq MSHR miss cycles system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses system.cpu.l2cache.ReadExReq_mshr_misses 1748 # number of ReadExReq MSHR misses system.cpu.l2cache.ReadReq_accesses 8984 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_avg_miss_latency 22000 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency 23000 # average ReadReq miss latency system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 11000 # average ReadReq mshr miss latency system.cpu.l2cache.ReadReq_hits 5942 # number of ReadReq hits -system.cpu.l2cache.ReadReq_miss_latency 66924000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency 69966000 # number of ReadReq miss cycles system.cpu.l2cache.ReadReq_miss_rate 0.338602 # miss rate for ReadReq accesses system.cpu.l2cache.ReadReq_misses 3042 # number of ReadReq misses system.cpu.l2cache.ReadReq_mshr_miss_latency 33462000 # number of ReadReq MSHR miss cycles system.cpu.l2cache.ReadReq_mshr_miss_rate 0.338602 # mshr miss rate for ReadReq accesses system.cpu.l2cache.ReadReq_mshr_misses 3042 # number of ReadReq MSHR misses system.cpu.l2cache.UpgradeReq_accesses 111 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_avg_miss_latency 22000 # average UpgradeReq miss latency +system.cpu.l2cache.UpgradeReq_avg_miss_latency 23000 # average UpgradeReq miss latency system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 11000 # average UpgradeReq mshr miss latency -system.cpu.l2cache.UpgradeReq_miss_latency 2442000 # number of UpgradeReq miss cycles +system.cpu.l2cache.UpgradeReq_miss_latency 2553000 # number of UpgradeReq miss cycles system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses system.cpu.l2cache.UpgradeReq_misses 111 # number of UpgradeReq misses system.cpu.l2cache.UpgradeReq_mshr_miss_latency 1221000 # number of UpgradeReq MSHR miss cycles @@ -198,10 +198,10 @@ system.cpu.l2cache.blocked_cycles_no_mshrs 0 # system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked system.cpu.l2cache.cache_copies 0 # number of cache copies performed system.cpu.l2cache.demand_accesses 10732 # number of demand (read+write) accesses -system.cpu.l2cache.demand_avg_miss_latency 22000 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency 23000 # average overall miss latency system.cpu.l2cache.demand_avg_mshr_miss_latency 11000 # average overall mshr miss latency system.cpu.l2cache.demand_hits 5942 # number of demand (read+write) hits -system.cpu.l2cache.demand_miss_latency 105380000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency 110170000 # number of demand (read+write) miss cycles system.cpu.l2cache.demand_miss_rate 0.446329 # miss rate for demand accesses system.cpu.l2cache.demand_misses 4790 # number of demand (read+write) misses system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits @@ -212,11 +212,11 @@ system.cpu.l2cache.fast_writes 0 # nu system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.l2cache.overall_accesses 10732 # number of overall (read+write) accesses -system.cpu.l2cache.overall_avg_miss_latency 22000 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency 23000 # average overall miss latency system.cpu.l2cache.overall_avg_mshr_miss_latency 11000 # average overall mshr miss latency system.cpu.l2cache.overall_avg_mshr_uncacheable_latency # average overall mshr uncacheable latency system.cpu.l2cache.overall_hits 5942 # number of overall hits -system.cpu.l2cache.overall_miss_latency 105380000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency 110170000 # number of overall miss cycles system.cpu.l2cache.overall_miss_rate 0.446329 # miss rate for overall accesses system.cpu.l2cache.overall_misses 4790 # number of overall misses system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits @@ -237,12 +237,12 @@ system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0 system.cpu.l2cache.replacements 0 # number of replacements system.cpu.l2cache.sampled_refs 3009 # Sample count of references to valid blocks. system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.l2cache.tagsinuse 2021.711944 # Cycle average of tags in use +system.cpu.l2cache.tagsinuse 2021.668860 # Cycle average of tags in use system.cpu.l2cache.total_refs 5928 # Total number of references to valid blocks. system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.cpu.l2cache.writebacks 0 # number of writebacks system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles -system.cpu.numCycles 237178636 # number of cpu cycles simulated +system.cpu.numCycles 237210124 # number of cpu cycles simulated system.cpu.num_insts 91903056 # Number of instructions executed system.cpu.num_refs 26537141 # Number of memory references system.cpu.workload.PROG:num_syscalls 389 # Number of system calls diff --git a/tests/long/70.twolf/ref/alpha/tru64/simple-timing/stderr b/tests/long/70.twolf/ref/alpha/tru64/simple-timing/stderr index 5992f7131..26249ed90 100644 --- a/tests/long/70.twolf/ref/alpha/tru64/simple-timing/stderr +++ b/tests/long/70.twolf/ref/alpha/tru64/simple-timing/stderr @@ -1,3 +1,3 @@ -0: system.remote_gdb.listener: listening for remote gdb on port 7000 +0: system.remote_gdb.listener: listening for remote gdb on port 7003 warn: Entering event queue @ 0. Starting simulation... warn: Increasing stack size by one page. diff --git a/tests/long/70.twolf/ref/sparc/linux/simple-timing/config.ini b/tests/long/70.twolf/ref/sparc/linux/simple-timing/config.ini index 62ae5d2bf..fe6c893b2 100644 --- a/tests/long/70.twolf/ref/sparc/linux/simple-timing/config.ini +++ b/tests/long/70.twolf/ref/sparc/linux/simple-timing/config.ini @@ -152,6 +152,7 @@ type=Bus block_size=64 bus_id=0 clock=1000 +header_cycles=1 responder_set=false width=64 port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.l2cache.cpu_side @@ -181,6 +182,7 @@ type=Bus block_size=64 bus_id=0 clock=1000 +header_cycles=1 responder_set=false width=64 port=system.physmem.port[0] system.cpu.l2cache.mem_side diff --git a/tests/long/70.twolf/ref/sparc/linux/simple-timing/m5stats.txt b/tests/long/70.twolf/ref/sparc/linux/simple-timing/m5stats.txt index 1a1f8243f..b8ccd7e90 100644 --- a/tests/long/70.twolf/ref/sparc/linux/simple-timing/m5stats.txt +++ b/tests/long/70.twolf/ref/sparc/linux/simple-timing/m5stats.txt @@ -1,41 +1,41 @@ ---------- Begin Simulation Statistics ---------- -host_inst_rate 615476 # Simulator instruction rate (inst/s) -host_mem_usage 157048 # Number of bytes of host memory used -host_seconds 314.29 # Real time elapsed on the host -host_tick_rate 860356799 # Simulator tick rate (ticks/s) +host_inst_rate 1067073 # Simulator instruction rate (inst/s) +host_mem_usage 203488 # Number of bytes of host memory used +host_seconds 181.28 # Real time elapsed on the host +host_tick_rate 1491737734 # Simulator tick rate (ticks/s) sim_freq 1000000000000 # Frequency of simulated ticks sim_insts 193435005 # Number of instructions simulated -sim_seconds 0.270398 # Number of seconds simulated -sim_ticks 270397899000 # Number of ticks simulated +sim_seconds 0.270417 # Number of seconds simulated +sim_ticks 270416976000 # Number of ticks simulated system.cpu.dcache.ReadReq_accesses 57734138 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_avg_miss_latency 25000 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency 23000 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_miss_latency 27000 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency 24000 # average ReadReq mshr miss latency system.cpu.dcache.ReadReq_hits 57733640 # number of ReadReq hits -system.cpu.dcache.ReadReq_miss_latency 12450000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency 13446000 # number of ReadReq miss cycles system.cpu.dcache.ReadReq_miss_rate 0.000009 # miss rate for ReadReq accesses system.cpu.dcache.ReadReq_misses 498 # number of ReadReq misses -system.cpu.dcache.ReadReq_mshr_miss_latency 11454000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency 11952000 # number of ReadReq MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate 0.000009 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_misses 498 # number of ReadReq MSHR misses system.cpu.dcache.SwapReq_accesses 22406 # number of SwapReq accesses(hits+misses) -system.cpu.dcache.SwapReq_avg_miss_latency 25000 # average SwapReq miss latency -system.cpu.dcache.SwapReq_avg_mshr_miss_latency 23000 # average SwapReq mshr miss latency +system.cpu.dcache.SwapReq_avg_miss_latency 27000 # average SwapReq miss latency +system.cpu.dcache.SwapReq_avg_mshr_miss_latency 24000 # average SwapReq mshr miss latency system.cpu.dcache.SwapReq_hits 22404 # number of SwapReq hits -system.cpu.dcache.SwapReq_miss_latency 50000 # number of SwapReq miss cycles +system.cpu.dcache.SwapReq_miss_latency 54000 # number of SwapReq miss cycles system.cpu.dcache.SwapReq_miss_rate 0.000089 # miss rate for SwapReq accesses system.cpu.dcache.SwapReq_misses 2 # number of SwapReq misses -system.cpu.dcache.SwapReq_mshr_miss_latency 46000 # number of SwapReq MSHR miss cycles +system.cpu.dcache.SwapReq_mshr_miss_latency 48000 # number of SwapReq MSHR miss cycles system.cpu.dcache.SwapReq_mshr_miss_rate 0.000089 # mshr miss rate for SwapReq accesses system.cpu.dcache.SwapReq_mshr_misses 2 # number of SwapReq MSHR misses system.cpu.dcache.WriteReq_accesses 18976414 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_avg_miss_latency 25000 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency 23000 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_miss_latency 27000 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency 24000 # average WriteReq mshr miss latency system.cpu.dcache.WriteReq_hits 18975304 # number of WriteReq hits -system.cpu.dcache.WriteReq_miss_latency 27750000 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency 29970000 # number of WriteReq miss cycles system.cpu.dcache.WriteReq_miss_rate 0.000058 # miss rate for WriteReq accesses system.cpu.dcache.WriteReq_misses 1110 # number of WriteReq misses -system.cpu.dcache.WriteReq_mshr_miss_latency 25530000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency 26640000 # number of WriteReq MSHR miss cycles system.cpu.dcache.WriteReq_mshr_miss_rate 0.000058 # mshr miss rate for WriteReq accesses system.cpu.dcache.WriteReq_mshr_misses 1110 # number of WriteReq MSHR misses system.cpu.dcache.avg_blocked_cycles_no_mshrs # average number of cycles each access was blocked @@ -47,29 +47,29 @@ system.cpu.dcache.blocked_cycles_no_mshrs 0 # n system.cpu.dcache.blocked_cycles_no_targets 0 # number of cycles access was blocked system.cpu.dcache.cache_copies 0 # number of cache copies performed system.cpu.dcache.demand_accesses 76710552 # number of demand (read+write) accesses -system.cpu.dcache.demand_avg_miss_latency 25000 # average overall miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency 23000 # average overall mshr miss latency +system.cpu.dcache.demand_avg_miss_latency 27000 # average overall miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency 24000 # average overall mshr miss latency system.cpu.dcache.demand_hits 76708944 # number of demand (read+write) hits -system.cpu.dcache.demand_miss_latency 40200000 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency 43416000 # number of demand (read+write) miss cycles system.cpu.dcache.demand_miss_rate 0.000021 # miss rate for demand accesses system.cpu.dcache.demand_misses 1608 # number of demand (read+write) misses system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_miss_latency 36984000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency 38592000 # number of demand (read+write) MSHR miss cycles system.cpu.dcache.demand_mshr_miss_rate 0.000021 # mshr miss rate for demand accesses system.cpu.dcache.demand_mshr_misses 1608 # number of demand (read+write) MSHR misses system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.dcache.overall_accesses 76710552 # number of overall (read+write) accesses -system.cpu.dcache.overall_avg_miss_latency 25000 # average overall miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency 23000 # average overall mshr miss latency +system.cpu.dcache.overall_avg_miss_latency 27000 # average overall miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency 24000 # average overall mshr miss latency system.cpu.dcache.overall_avg_mshr_uncacheable_latency # average overall mshr uncacheable latency system.cpu.dcache.overall_hits 76708944 # number of overall hits -system.cpu.dcache.overall_miss_latency 40200000 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency 43416000 # number of overall miss cycles system.cpu.dcache.overall_miss_rate 0.000021 # miss rate for overall accesses system.cpu.dcache.overall_misses 1608 # number of overall misses system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_miss_latency 36984000 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency 38592000 # number of overall MSHR miss cycles system.cpu.dcache.overall_mshr_miss_rate 0.000021 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_misses 1608 # number of overall MSHR misses system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles @@ -86,18 +86,18 @@ system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0 system.cpu.dcache.replacements 26 # number of replacements system.cpu.dcache.sampled_refs 1585 # Sample count of references to valid blocks. system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.dcache.tagsinuse 1237.402352 # Cycle average of tags in use +system.cpu.dcache.tagsinuse 1237.389513 # Cycle average of tags in use system.cpu.dcache.total_refs 76731373 # Total number of references to valid blocks. system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.cpu.dcache.writebacks 23 # number of writebacks system.cpu.icache.ReadReq_accesses 193436018 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_avg_miss_latency 16510.596674 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency 14510.596674 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_miss_latency 17803.146397 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency 14803.146397 # average ReadReq mshr miss latency system.cpu.icache.ReadReq_hits 193423750 # number of ReadReq hits -system.cpu.icache.ReadReq_miss_latency 202552000 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency 218409000 # number of ReadReq miss cycles system.cpu.icache.ReadReq_miss_rate 0.000063 # miss rate for ReadReq accesses system.cpu.icache.ReadReq_misses 12268 # number of ReadReq misses -system.cpu.icache.ReadReq_mshr_miss_latency 178016000 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency 181605000 # number of ReadReq MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate 0.000063 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_misses 12268 # number of ReadReq MSHR misses system.cpu.icache.avg_blocked_cycles_no_mshrs # average number of cycles each access was blocked @@ -109,29 +109,29 @@ system.cpu.icache.blocked_cycles_no_mshrs 0 # n system.cpu.icache.blocked_cycles_no_targets 0 # number of cycles access was blocked system.cpu.icache.cache_copies 0 # number of cache copies performed system.cpu.icache.demand_accesses 193436018 # number of demand (read+write) accesses -system.cpu.icache.demand_avg_miss_latency 16510.596674 # average overall miss latency -system.cpu.icache.demand_avg_mshr_miss_latency 14510.596674 # average overall mshr miss latency +system.cpu.icache.demand_avg_miss_latency 17803.146397 # average overall miss latency +system.cpu.icache.demand_avg_mshr_miss_latency 14803.146397 # average overall mshr miss latency system.cpu.icache.demand_hits 193423750 # number of demand (read+write) hits -system.cpu.icache.demand_miss_latency 202552000 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency 218409000 # number of demand (read+write) miss cycles system.cpu.icache.demand_miss_rate 0.000063 # miss rate for demand accesses system.cpu.icache.demand_misses 12268 # number of demand (read+write) misses system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_miss_latency 178016000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency 181605000 # number of demand (read+write) MSHR miss cycles system.cpu.icache.demand_mshr_miss_rate 0.000063 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_misses 12268 # number of demand (read+write) MSHR misses system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.icache.overall_accesses 193436018 # number of overall (read+write) accesses -system.cpu.icache.overall_avg_miss_latency 16510.596674 # average overall miss latency -system.cpu.icache.overall_avg_mshr_miss_latency 14510.596674 # average overall mshr miss latency +system.cpu.icache.overall_avg_miss_latency 17803.146397 # average overall miss latency +system.cpu.icache.overall_avg_mshr_miss_latency 14803.146397 # average overall mshr miss latency system.cpu.icache.overall_avg_mshr_uncacheable_latency # average overall mshr uncacheable latency system.cpu.icache.overall_hits 193423750 # number of overall hits -system.cpu.icache.overall_miss_latency 202552000 # number of overall miss cycles +system.cpu.icache.overall_miss_latency 218409000 # number of overall miss cycles system.cpu.icache.overall_miss_rate 0.000063 # miss rate for overall accesses system.cpu.icache.overall_misses 12268 # number of overall misses system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits -system.cpu.icache.overall_mshr_miss_latency 178016000 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency 181605000 # number of overall MSHR miss cycles system.cpu.icache.overall_mshr_miss_rate 0.000063 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_misses 12268 # number of overall MSHR misses system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles @@ -148,34 +148,34 @@ system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0 system.cpu.icache.replacements 10342 # number of replacements system.cpu.icache.sampled_refs 12268 # Sample count of references to valid blocks. system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.icache.tagsinuse 1591.726789 # Cycle average of tags in use +system.cpu.icache.tagsinuse 1591.711897 # Cycle average of tags in use system.cpu.icache.total_refs 193423750 # Total number of references to valid blocks. system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.cpu.icache.writebacks 0 # number of writebacks system.cpu.idle_fraction 0 # Percentage of idle cycles system.cpu.l2cache.ReadExReq_accesses 1087 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_avg_miss_latency 22000 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency 23000 # average ReadExReq miss latency system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 11000 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_miss_latency 23914000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency 25001000 # number of ReadExReq miss cycles system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses system.cpu.l2cache.ReadExReq_misses 1087 # number of ReadExReq misses system.cpu.l2cache.ReadExReq_mshr_miss_latency 11957000 # number of ReadExReq MSHR miss cycles system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses system.cpu.l2cache.ReadExReq_mshr_misses 1087 # number of ReadExReq MSHR misses system.cpu.l2cache.ReadReq_accesses 12766 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_avg_miss_latency 22000 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency 23000 # average ReadReq miss latency system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 11000 # average ReadReq mshr miss latency system.cpu.l2cache.ReadReq_hits 8679 # number of ReadReq hits -system.cpu.l2cache.ReadReq_miss_latency 89914000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency 94001000 # number of ReadReq miss cycles system.cpu.l2cache.ReadReq_miss_rate 0.320147 # miss rate for ReadReq accesses system.cpu.l2cache.ReadReq_misses 4087 # number of ReadReq misses system.cpu.l2cache.ReadReq_mshr_miss_latency 44957000 # number of ReadReq MSHR miss cycles system.cpu.l2cache.ReadReq_mshr_miss_rate 0.320147 # mshr miss rate for ReadReq accesses system.cpu.l2cache.ReadReq_mshr_misses 4087 # number of ReadReq MSHR misses system.cpu.l2cache.UpgradeReq_accesses 25 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_avg_miss_latency 22000 # average UpgradeReq miss latency +system.cpu.l2cache.UpgradeReq_avg_miss_latency 23000 # average UpgradeReq miss latency system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 11000 # average UpgradeReq mshr miss latency -system.cpu.l2cache.UpgradeReq_miss_latency 550000 # number of UpgradeReq miss cycles +system.cpu.l2cache.UpgradeReq_miss_latency 575000 # number of UpgradeReq miss cycles system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses system.cpu.l2cache.UpgradeReq_misses 25 # number of UpgradeReq misses system.cpu.l2cache.UpgradeReq_mshr_miss_latency 275000 # number of UpgradeReq MSHR miss cycles @@ -192,10 +192,10 @@ system.cpu.l2cache.blocked_cycles_no_mshrs 0 # system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked system.cpu.l2cache.cache_copies 0 # number of cache copies performed system.cpu.l2cache.demand_accesses 13853 # number of demand (read+write) accesses -system.cpu.l2cache.demand_avg_miss_latency 22000 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency 23000 # average overall miss latency system.cpu.l2cache.demand_avg_mshr_miss_latency 11000 # average overall mshr miss latency system.cpu.l2cache.demand_hits 8679 # number of demand (read+write) hits -system.cpu.l2cache.demand_miss_latency 113828000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency 119002000 # number of demand (read+write) miss cycles system.cpu.l2cache.demand_miss_rate 0.373493 # miss rate for demand accesses system.cpu.l2cache.demand_misses 5174 # number of demand (read+write) misses system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits @@ -206,11 +206,11 @@ system.cpu.l2cache.fast_writes 0 # nu system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.l2cache.overall_accesses 13853 # number of overall (read+write) accesses -system.cpu.l2cache.overall_avg_miss_latency 22000 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency 23000 # average overall miss latency system.cpu.l2cache.overall_avg_mshr_miss_latency 11000 # average overall mshr miss latency system.cpu.l2cache.overall_avg_mshr_uncacheable_latency # average overall mshr uncacheable latency system.cpu.l2cache.overall_hits 8679 # number of overall hits -system.cpu.l2cache.overall_miss_latency 113828000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency 119002000 # number of overall miss cycles system.cpu.l2cache.overall_miss_rate 0.373493 # miss rate for overall accesses system.cpu.l2cache.overall_misses 5174 # number of overall misses system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits @@ -231,12 +231,12 @@ system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0 system.cpu.l2cache.replacements 0 # number of replacements system.cpu.l2cache.sampled_refs 4078 # Sample count of references to valid blocks. system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.l2cache.tagsinuse 2649.709095 # Cycle average of tags in use +system.cpu.l2cache.tagsinuse 2649.681897 # Cycle average of tags in use system.cpu.l2cache.total_refs 8679 # Total number of references to valid blocks. system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.cpu.l2cache.writebacks 0 # number of writebacks system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles -system.cpu.numCycles 540795798 # number of cpu cycles simulated +system.cpu.numCycles 540833952 # number of cpu cycles simulated system.cpu.num_insts 193435005 # Number of instructions executed system.cpu.num_refs 76733003 # Number of memory references system.cpu.workload.PROG:num_syscalls 396 # Number of system calls diff --git a/tests/long/70.twolf/ref/sparc/linux/simple-timing/stderr b/tests/long/70.twolf/ref/sparc/linux/simple-timing/stderr index 5992f7131..d6124e8ba 100644 --- a/tests/long/70.twolf/ref/sparc/linux/simple-timing/stderr +++ b/tests/long/70.twolf/ref/sparc/linux/simple-timing/stderr @@ -1,3 +1,3 @@ -0: system.remote_gdb.listener: listening for remote gdb on port 7000 +0: system.remote_gdb.listener: listening for remote gdb on port 7005 warn: Entering event queue @ 0. Starting simulation... warn: Increasing stack size by one page. diff --git a/tests/long/70.twolf/ref/sparc/linux/simple-timing/stdout b/tests/long/70.twolf/ref/sparc/linux/simple-timing/stdout index bc5990f1f..0d7eb187f 100644 --- a/tests/long/70.twolf/ref/sparc/linux/simple-timing/stdout +++ b/tests/long/70.twolf/ref/sparc/linux/simple-timing/stdout @@ -13,14 +13,16 @@ Authors: Carl Sechen, Bill Swartz 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 122 123 124 M5 Simulator System -Copyright (c) 2001-2006 +Copyright (c) 2001-2008 The Regents of The University of Michigan All Rights Reserved -M5 compiled Feb 13 2008 00:33:29 -M5 started Wed Feb 13 18:42:03 2008 -M5 executing on zizzer +M5 compiled Feb 24 2008 13:27:50 +M5 started Mon Feb 25 16:18:16 2008 +M5 executing on tater command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/70.twolf/sparc/linux/simple-timing tests/run.py long/70.twolf/sparc/linux/simple-timing +Couldn't unlink build/SPARC_SE/tests/fast/long/70.twolf/sparc/linux/simple-timing/smred.sav +Couldn't unlink build/SPARC_SE/tests/fast/long/70.twolf/sparc/linux/simple-timing/smred.sv2 Global frequency set at 1000000000000 ticks per second -Exiting @ tick 270397899000 because target called exit() +Exiting @ tick 270416976000 because target called exit() -- cgit v1.2.3