/* * Copyright (c) 2011-2013 ARM Limited * All rights reserved * * The license below extends only to copyright in the software and shall * not be construed as granting a license to any other intellectual * property including but not limited to intellectual property relating * to a hardware implementation of the functionality of the software * licensed hereunder. You may use the software subject to the license * terms below provided that you ensure that this notice is replicated * unmodified and in its entirety in all distributions of the software, * modified or unmodified, in source code or in binary form. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions are * met: redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer; * redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution; * neither the name of the copyright holders nor the names of its * contributors may be used to endorse or promote products derived from * this software without specific prior written permission. * * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. * * Authors: Gabe Black */ #include "arch/arm/insts/data64.hh" namespace ArmISA { std::string DataXImmOp::generateDisassembly(Addr pc, const SymbolTable *symtab) const { std::stringstream ss; printDataInst(ss, true, false, /*XXX not really s*/ false, dest, op1, INTREG_ZERO, INTREG_ZERO, 0, LSL, imm); return ss.str(); } std::string DataXImmOnlyOp::generateDisassembly(Addr pc, const SymbolTable *symtab) const { std::stringstream ss; printMnemonic(ss, "", false); printIntReg(ss, dest); ccprintf(ss, ", #%d", imm); return ss.str(); } std::string DataXSRegOp::generateDisassembly(Addr pc, const SymbolTable *symtab) const { std::stringstream ss; printDataInst(ss, false, true, /*XXX not really s*/ false, dest, op1, op2, INTREG_ZERO, shiftAmt, shiftType, 0); return ss.str(); } std::string DataXERegOp::generateDisassembly(Addr pc, const SymbolTable *symtab) const { std::stringstream ss; printDataInst(ss, false, true, /*XXX not really s*/ false, dest, op1, op2, INTREG_ZERO, shiftAmt, LSL, 0); return ss.str(); } std::string DataX1RegOp::generateDisassembly(Addr pc, const SymbolTable *symtab) const { std::stringstream ss; printMnemonic(ss, "", false); printIntReg(ss, dest); ccprintf(ss, ", "); printIntReg(ss, op1); return ss.str(); } std::string DataX1RegImmOp::generateDisassembly(Addr pc, const SymbolTable *symtab) const { std::stringstream ss; printMnemonic(ss, "", false); printIntReg(ss, dest); ccprintf(ss, ", "); printIntReg(ss, op1); ccprintf(ss, ", #%d", imm); return ss.str(); } std::string DataX1Reg2ImmOp::generateDisassembly(Addr pc, const SymbolTable *symtab) const { std::stringstream ss; printMnemonic(ss, "", false); printIntReg(ss, dest); ccprintf(ss, ", "); printIntReg(ss, op1); ccprintf(ss, ", #%d, #%d", imm1, imm2); return ss.str(); } std::string DataX2RegOp::generateDisassembly(Addr pc, const SymbolTable *symtab) const { std::stringstream ss; printMnemonic(ss, "", false); printIntReg(ss, dest); ccprintf(ss, ", "); printIntReg(ss, op1); ccprintf(ss, ", "); printIntReg(ss, op2); return ss.str(); } std::string DataX2RegImmOp::generateDisassembly(Addr pc, const SymbolTable *symtab) const { std::stringstream ss; printMnemonic(ss, "", false); printIntReg(ss, dest); ccprintf(ss, ", "); printIntReg(ss, op1); ccprintf(ss, ", "); printIntReg(ss, op2); ccprintf(ss, ", #%d", imm); return ss.str(); } std::string DataX3RegOp::generateDisassembly(Addr pc, const SymbolTable *symtab) const { std::stringstream ss; printMnemonic(ss, "", false); printIntReg(ss, dest); ccprintf(ss, ", "); printIntReg(ss, op1); ccprintf(ss, ", "); printIntReg(ss, op2); ccprintf(ss, ", "); printIntReg(ss, op3); return ss.str(); } std::string DataXCondCompImmOp::generateDisassembly( Addr pc, const SymbolTable *symtab) const { std::stringstream ss; printMnemonic(ss, "", false); printIntReg(ss, op1); ccprintf(ss, ", #%d, #%d", imm, defCc); ccprintf(ss, ", "); printCondition(ss, condCode, true); return ss.str(); } std::string DataXCondCompRegOp::generateDisassembly( Addr pc, const SymbolTable *symtab) const { std::stringstream ss; printMnemonic(ss, "", false); printIntReg(ss, op1); ccprintf(ss, ", "); printIntReg(ss, op2); ccprintf(ss, ", #%d", defCc); ccprintf(ss, ", "); printCondition(ss, condCode, true); return ss.str(); } std::string DataXCondSelOp::generateDisassembly( Addr pc, const SymbolTable *symtab) const { std::stringstream ss; printMnemonic(ss, "", false); printIntReg(ss, dest); ccprintf(ss, ", "); printIntReg(ss, op1); ccprintf(ss, ", "); printIntReg(ss, op2); ccprintf(ss, ", "); printCondition(ss, condCode, true); return ss.str(); } }