/* * Copyright (c) 2011-2013,2017-2018 ARM Limited * All rights reserved * * The license below extends only to copyright in the software and shall * not be construed as granting a license to any other intellectual * property including but not limited to intellectual property relating * to a hardware implementation of the functionality of the software * licensed hereunder. You may use the software subject to the license * terms below provided that you ensure that this notice is replicated * unmodified and in its entirety in all distributions of the software, * modified or unmodified, in source code or in binary form. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions are * met: redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer; * redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution; * neither the name of the copyright holders nor the names of its * contributors may be used to endorse or promote products derived from * this software without specific prior written permission. * * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. * * Authors: Gabe Black */ #ifndef __ARCH_ARM_INSTS_MISC64_HH__ #define __ARCH_ARM_INSTS_MISC64_HH__ #include "arch/arm/insts/static_inst.hh" class ImmOp64 : public ArmStaticInst { protected: uint64_t imm; ImmOp64(const char *mnem, ExtMachInst _machInst, OpClass __opClass, uint64_t _imm) : ArmStaticInst(mnem, _machInst, __opClass), imm(_imm) {} std::string generateDisassembly( Addr pc, const SymbolTable *symtab) const override; }; class RegRegImmImmOp64 : public ArmStaticInst { protected: IntRegIndex dest; IntRegIndex op1; uint64_t imm1; uint64_t imm2; RegRegImmImmOp64(const char *mnem, ExtMachInst _machInst, OpClass __opClass, IntRegIndex _dest, IntRegIndex _op1, uint64_t _imm1, uint64_t _imm2) : ArmStaticInst(mnem, _machInst, __opClass), dest(_dest), op1(_op1), imm1(_imm1), imm2(_imm2) {} std::string generateDisassembly( Addr pc, const SymbolTable *symtab) const override; }; class RegRegRegImmOp64 : public ArmStaticInst { protected: IntRegIndex dest; IntRegIndex op1; IntRegIndex op2; uint64_t imm; RegRegRegImmOp64(const char *mnem, ExtMachInst _machInst, OpClass __opClass, IntRegIndex _dest, IntRegIndex _op1, IntRegIndex _op2, uint64_t _imm) : ArmStaticInst(mnem, _machInst, __opClass), dest(_dest), op1(_op1), op2(_op2), imm(_imm) {} std::string generateDisassembly( Addr pc, const SymbolTable *symtab) const override; }; class UnknownOp64 : public ArmStaticInst { protected: UnknownOp64(const char *mnem, ExtMachInst _machInst, OpClass __opClass) : ArmStaticInst(mnem, _machInst, __opClass) {} std::string generateDisassembly( Addr pc, const SymbolTable *symtab) const override; }; /** * This class is implementing the Base class for a generic AArch64 * instruction which is making use of system registers (MiscReg), like * MSR,MRS,SYS. The common denominator or those instruction is the * chance that the system register access is trapped to an upper * Exception level. MiscRegOp64 is providing that feature. Other * "pseudo" instructions, like access to implementation defined * registers can inherit from this class to make use of the trapping * functionalities even if there is no data movement between GPRs and * system register. */ class MiscRegOp64 : public ArmStaticInst { protected: bool miscRead; MiscRegOp64(const char *mnem, ExtMachInst _machInst, OpClass __opClass, bool misc_read) : ArmStaticInst(mnem, _machInst, __opClass), miscRead(misc_read) {} Fault trap(ThreadContext *tc, MiscRegIndex misc_reg, ExceptionLevel el, uint32_t immediate) const; private: bool checkEL1Trap(ThreadContext *tc, const MiscRegIndex misc_reg, ExceptionLevel el) const; bool checkEL2Trap(ThreadContext *tc, const MiscRegIndex misc_reg, ExceptionLevel el, bool *is_vfp_neon) const; bool checkEL3Trap(ThreadContext *tc, const MiscRegIndex misc_reg, ExceptionLevel el, bool *is_vfp_neon) const; }; class MiscRegRegImmOp64 : public MiscRegOp64 { protected: MiscRegIndex dest; IntRegIndex op1; uint32_t imm; MiscRegRegImmOp64(const char *mnem, ExtMachInst _machInst, OpClass __opClass, MiscRegIndex _dest, IntRegIndex _op1, uint32_t _imm) : MiscRegOp64(mnem, _machInst, __opClass, false), dest(_dest), op1(_op1), imm(_imm) {} std::string generateDisassembly( Addr pc, const SymbolTable *symtab) const override; }; class RegMiscRegImmOp64 : public MiscRegOp64 { protected: IntRegIndex dest; MiscRegIndex op1; uint32_t imm; RegMiscRegImmOp64(const char *mnem, ExtMachInst _machInst, OpClass __opClass, IntRegIndex _dest, MiscRegIndex _op1, uint32_t _imm) : MiscRegOp64(mnem, _machInst, __opClass, true), dest(_dest), op1(_op1), imm(_imm) {} std::string generateDisassembly( Addr pc, const SymbolTable *symtab) const override; }; class MiscRegImplDefined64 : public MiscRegOp64 { protected: const std::string fullMnemonic; const MiscRegIndex miscReg; const uint32_t imm; const bool warning; public: MiscRegImplDefined64(const char *mnem, ExtMachInst _machInst, MiscRegIndex misc_reg, bool misc_read, uint32_t _imm, const std::string full_mnem, bool _warning) : MiscRegOp64(mnem, _machInst, No_OpClass, misc_read), fullMnemonic(full_mnem), miscReg(misc_reg), imm(_imm), warning(_warning) { assert(miscReg == MISCREG_IMPDEF_UNIMPL); } protected: Fault execute(ExecContext *xc, Trace::InstRecord *traceData) const override; std::string generateDisassembly( Addr pc, const SymbolTable *symtab) const override; }; #endif