/* * Copyright (c) 2006 The Regents of The University of Michigan * All rights reserved. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions are * met: redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer; * redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution; * neither the name of the copyright holders nor the names of its * contributors may be used to endorse or promote products derived from * this software without specific prior written permission. * * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. * * Authors: Kevin Lim * Korey Sewell */ #include "config/use_checker.hh" #include "arch/mips/faults.hh" #include "base/cprintf.hh" #include "base/statistics.hh" #include "base/timebuf.hh" #include "cpu/checker/thread_context.hh" #include "sim/sim_events.hh" #include "sim/stats.hh" #include "cpu/o3/mips/cpu.hh" #include "cpu/o3/mips/thread_context.hh" #include "cpu/o3/comm.hh" #include "cpu/o3/thread_state.hh" #include "params/DerivO3CPU.hh" template MipsO3CPU::MipsO3CPU(DerivO3CPUParams *params) : FullO3CPU(this, params) { DPRINTF(O3CPU, "Creating MipsO3CPU object.\n"); // Setup any thread state. this->thread.resize(this->numThreads); for (int i = 0; i < this->numThreads; ++i) { if (i < params->workload.size()) { DPRINTF(O3CPU, "Workload[%i] process is %#x", i, this->thread[i]); this->thread[i] = new Thread(this, i, params->workload[i], i); this->thread[i]->setStatus(ThreadContext::Suspended); //usedTids[i] = true; //threadMap[i] = i; } else { //Allocate Empty thread so M5 can use later //when scheduling threads to CPU Process* dummy_proc = NULL; this->thread[i] = new Thread(this, i, dummy_proc, i); //usedTids[i] = false; } ThreadContext *tc; // Setup the TC that will serve as the interface to the threads/CPU. MipsTC *mips_tc = new MipsTC; tc = mips_tc; // If we're using a checker, then the TC should be the // CheckerThreadContext. #if USE_CHECKER if (params->checker) { tc = new CheckerThreadContext >( mips_tc, this->checker); } #endif mips_tc->cpu = this; mips_tc->thread = this->thread[i]; // Give the thread the TC. this->thread[i]->tc = tc; this->thread[i]->setCpuId(params->cpu_id); // Add the TC to the CPU's list of TC's. this->threadContexts.push_back(tc); } for (int i=0; i < this->numThreads; i++) { this->thread[i]->setFuncExeInst(0); } lockAddr = 0; lockFlag = false; } template void MipsO3CPU::regStats() { // Register stats for everything that has stats. this->fullCPURegStats(); this->fetch.regStats(); this->decode.regStats(); this->rename.regStats(); this->iew.regStats(); this->commit.regStats(); } template MiscReg MipsO3CPU::readMiscRegNoEffect(int misc_reg, unsigned tid) { return this->regFile.readMiscRegNoEffect(misc_reg, tid); } template MiscReg MipsO3CPU::readMiscReg(int misc_reg, unsigned tid) { return this->regFile.readMiscReg(misc_reg, tid); } template void MipsO3CPU::setMiscRegNoEffect(int misc_reg, const MiscReg &val, unsigned tid) { this->regFile.setMiscRegNoEffect(misc_reg, val, tid); } template void MipsO3CPU::setMiscReg(int misc_reg, const MiscReg &val, unsigned tid) { this->regFile.setMiscReg(misc_reg, val, tid); } template void MipsO3CPU::squashFromTC(unsigned tid) { this->thread[tid]->inSyscall = true; this->commit.generateTCEvent(tid); } template void MipsO3CPU::trap(Fault fault, unsigned tid) { // Pass the thread's TC into the invoke method. fault->invoke(this->threadContexts[tid]); } #if !FULL_SYSTEM template void MipsO3CPU::syscall(int64_t callnum, int tid) { DPRINTF(O3CPU, "[tid:%i] Executing syscall().\n\n", tid); DPRINTF(Activity,"Activity: syscall() called.\n"); // Temporarily increase this by one to account for the syscall // instruction. ++(this->thread[tid]->funcExeInst); // Execute the actual syscall. this->thread[tid]->syscall(callnum); // Decrease funcExeInst by one as the normal commit will handle // incrementing it. --(this->thread[tid]->funcExeInst); DPRINTF(O3CPU, "[tid:%i] Register 2 is %i ", tid, this->readIntReg(2)); } template TheISA::IntReg MipsO3CPU::getSyscallArg(int i, int tid) { assert(i < TheISA::NumArgumentRegs); return this->readArchIntReg(MipsISA::ArgumentReg[i], tid); } template void MipsO3CPU::setSyscallArg(int i, IntReg val, int tid) { assert(i < TheISA::NumArgumentRegs); this->setArchIntReg(MipsISA::ArgumentReg[i], val, tid); } template void MipsO3CPU::setSyscallReturn(SyscallReturn return_value, int tid) { TheISA::setSyscallReturn(return_value, this->tcBase(tid)); } #endif