/* * Copyright (c) 2012 ARM Limited * All rights reserved * * The license below extends only to copyright in the software and shall * not be construed as granting a license to any other intellectual * property including but not limited to intellectual property relating * to a hardware implementation of the functionality of the software * licensed hereunder. You may use the software subject to the license * terms below provided that you ensure that this notice is replicated * unmodified and in its entirety in all distributions of the software, * modified or unmodified, in source code or in binary form. * * Copyright (c) 2008 The Regents of The University of Michigan * All rights reserved. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions are * met: redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer; * redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution; * neither the name of the copyright holders nor the names of its * contributors may be used to endorse or promote products derived from * this software without specific prior written permission. * * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. * * Authors: Ali Saidi */ /* @file * Device model for Intel's I/O Acceleration Technology (I/OAT). * A DMA asyncronous copy engine */ #ifndef __DEV_COPY_ENGINE_HH__ #define __DEV_COPY_ENGINE_HH__ #include #include "base/cp_annotate.hh" #include "base/statistics.hh" #include "dev/copy_engine_defs.hh" #include "dev/pcidev.hh" #include "params/CopyEngine.hh" #include "sim/drain.hh" #include "sim/eventq.hh" class CopyEngine : public PciDevice { class CopyEngineChannel : public Drainable, public Serializable { private: DmaPort cePort; CopyEngine *ce; CopyEngineReg::ChanRegs cr; int channelId; CopyEngineReg::DmaDesc *curDmaDesc; uint8_t *copyBuffer; bool busy; bool underReset; bool refreshNext; Addr lastDescriptorAddr; Addr fetchAddress; Tick latBeforeBegin; Tick latAfterCompletion; uint64_t completionDataReg; enum ChannelState { Idle, AddressFetch, DescriptorFetch, DMARead, DMAWrite, CompletionWrite }; ChannelState nextState; public: CopyEngineChannel(CopyEngine *_ce, int cid); virtual ~CopyEngineChannel(); BaseMasterPort &getMasterPort(); std::string name() { assert(ce); return ce->name() + csprintf("-chan%d", channelId); } virtual Tick read(PacketPtr pkt) { panic("CopyEngineChannel has no I/O access\n");} virtual Tick write(PacketPtr pkt) { panic("CopyEngineChannel has no I/O access\n"); } void channelRead(PacketPtr pkt, Addr daddr, int size); void channelWrite(PacketPtr pkt, Addr daddr, int size); DrainState drain() override; void drainResume() override; void serialize(CheckpointOut &cp) const override; void unserialize(CheckpointIn &cp) override; private: void fetchDescriptor(Addr address); void fetchDescComplete(); EventWrapper fetchCompleteEvent; void fetchNextAddr(Addr address); void fetchAddrComplete(); EventWrapper addrCompleteEvent; void readCopyBytes(); void readCopyBytesComplete(); EventWrapper readCompleteEvent; void writeCopyBytes(); void writeCopyBytesComplete(); EventWrapper writeCompleteEvent; void writeCompletionStatus(); void writeStatusComplete(); EventWrapper statusCompleteEvent; void continueProcessing(); void recvCommand(); bool inDrain(); void restartStateMachine(); inline void anBegin(const char *s) { CPA::cpa()->hwBegin(CPA::FL_NONE, ce->sys, channelId, "CopyEngine", s); } inline void anWait() { CPA::cpa()->hwWe(CPA::FL_NONE, ce->sys, channelId, "CopyEngine", "DMAUnusedDescQ", channelId); } inline void anDq() { CPA::cpa()->hwDq(CPA::FL_NONE, ce->sys, channelId, "CopyEngine", "DMAUnusedDescQ", channelId); } inline void anPq() { CPA::cpa()->hwDq(CPA::FL_NONE, ce->sys, channelId, "CopyEngine", "DMAUnusedDescQ", channelId); } inline void anQ(const char * s, uint64_t id, int size = 1) { CPA::cpa()->hwQ(CPA::FL_NONE, ce->sys, channelId, "CopyEngine", s, id, NULL, size); } }; private: Stats::Vector bytesCopied; Stats::Vector copiesProcessed; // device registers CopyEngineReg::Regs regs; // Array of channels each one with regs/dma port/etc std::vector chan; public: typedef CopyEngineParams Params; const Params * params() const { return dynamic_cast(_params); } CopyEngine(const Params *params); ~CopyEngine(); void regStats(); virtual BaseMasterPort &getMasterPort(const std::string &if_name, PortID idx = InvalidPortID); virtual Tick read(PacketPtr pkt); virtual Tick write(PacketPtr pkt); void serialize(CheckpointOut &cp) const override; void unserialize(CheckpointIn &cp) override; }; #endif //__DEV_COPY_ENGINE_HH__