/* * Copyright (c) 2013,2016 ARM Limited * All rights reserved. * * The license below extends only to copyright in the software and shall * not be construed as granting a license to any other intellectual * property including but not limited to intellectual property relating * to a hardware implementation of the functionality of the software * licensed hereunder. You may use the software subject to the license * terms below provided that you ensure that this notice is replicated * unmodified and in its entirety in all distributions of the software, * modified or unmodified, in source code or in binary form. * * Copyright (c) 2003-2005 The Regents of The University of Michigan * All rights reserved. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions are * met: redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer; * redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution; * neither the name of the copyright holders nor the names of its * contributors may be used to endorse or promote products derived from * this software without specific prior written permission. * * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. * * Authors: Erik Hallnor * Ron Dreslinski */ /** * @file * Definitions of BaseTags. */ #include "mem/cache/tags/base.hh" #include #include "base/types.hh" #include "mem/cache/base.hh" #include "mem/packet.hh" #include "mem/request.hh" #include "sim/core.hh" #include "sim/sim_exit.hh" #include "sim/system.hh" BaseTags::BaseTags(const Params *p) : ClockedObject(p), blkSize(p->block_size), blkMask(blkSize - 1), size(p->size), lookupLatency(p->tag_latency), accessLatency(p->sequential_access ? p->tag_latency + p->data_latency : std::max(p->tag_latency, p->data_latency)), cache(nullptr), warmupBound((p->warmup_percentage/100.0) * (p->size / p->block_size)), warmedUp(false), numBlocks(p->size / p->block_size), dataBlks(new uint8_t[p->size]) // Allocate data storage in one big chunk { } void BaseTags::setCache(BaseCache *_cache) { assert(!cache); cache = _cache; } void BaseTags::insertBlock(PacketPtr pkt, CacheBlk *blk) { assert(!blk->isValid()); // Get address Addr addr = pkt->getAddr(); // Previous block, if existed, has been removed, and now we have // to insert the new one // Deal with what we are bringing in MasterID master_id = pkt->req->masterId(); assert(master_id < cache->system->maxMasters()); occupancies[master_id]++; // Insert block with tag, src master id and task id blk->insert(extractTag(addr), pkt->isSecure(), master_id, pkt->req->taskId()); tagsInUse++; if (!warmedUp && tagsInUse.value() >= warmupBound) { warmedUp = true; warmupCycle = curTick(); } // We only need to write into one tag and one data block. tagAccesses += 1; dataAccesses += 1; } void BaseTags::regStats() { ClockedObject::regStats(); using namespace Stats; tagsInUse .name(name() + ".tagsinuse") .desc("Cycle average of tags in use") ; totalRefs .name(name() + ".total_refs") .desc("Total number of references to valid blocks.") ; sampledRefs .name(name() + ".sampled_refs") .desc("Sample count of references to valid blocks.") ; avgRefs .name(name() + ".avg_refs") .desc("Average number of references to valid blocks.") ; avgRefs = totalRefs/sampledRefs; warmupCycle .name(name() + ".warmup_cycle") .desc("Cycle when the warmup percentage was hit.") ; occupancies .init(cache->system->maxMasters()) .name(name() + ".occ_blocks") .desc("Average occupied blocks per requestor") .flags(nozero | nonan) ; for (int i = 0; i < cache->system->maxMasters(); i++) { occupancies.subname(i, cache->system->getMasterName(i)); } avgOccs .name(name() + ".occ_percent") .desc("Average percentage of cache occupancy") .flags(nozero | total) ; for (int i = 0; i < cache->system->maxMasters(); i++) { avgOccs.subname(i, cache->system->getMasterName(i)); } avgOccs = occupancies / Stats::constant(numBlocks); occupanciesTaskId .init(ContextSwitchTaskId::NumTaskId) .name(name() + ".occ_task_id_blocks") .desc("Occupied blocks per task id") .flags(nozero | nonan) ; ageTaskId .init(ContextSwitchTaskId::NumTaskId, 5) .name(name() + ".age_task_id_blocks") .desc("Occupied blocks per task id") .flags(nozero | nonan) ; percentOccsTaskId .name(name() + ".occ_task_id_percent") .desc("Percentage of cache occupancy per task id") .flags(nozero) ; percentOccsTaskId = occupanciesTaskId / Stats::constant(numBlocks); tagAccesses .name(name() + ".tag_accesses") .desc("Number of tag accesses") ; dataAccesses .name(name() + ".data_accesses") .desc("Number of data accesses") ; registerDumpCallback(new BaseTagsDumpCallback(this)); registerExitCallback(new BaseTagsCallback(this)); }