---------- Begin Simulation Statistics ---------- sim_seconds 0.202724 # Number of seconds simulated sim_ticks 202723760000 # Number of ticks simulated final_tick 202723760000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks host_inst_rate 119496 # Simulator instruction rate (inst/s) host_op_rate 134724 # Simulator op (including micro ops) rate (op/s) host_tick_rate 47946894 # Simulator tick rate (ticks/s) host_mem_usage 278932 # Number of bytes of host memory used host_seconds 4228.09 # Real time elapsed on the host sim_insts 505237723 # Number of instructions simulated sim_ops 569624283 # Number of ops (including micro ops) simulated system.physmem.bytes_read::cpu.inst 217216 # Number of bytes read from this memory system.physmem.bytes_read::cpu.data 9267712 # Number of bytes read from this memory system.physmem.bytes_read::total 9484928 # Number of bytes read from this memory system.physmem.bytes_inst_read::cpu.inst 217216 # Number of instructions bytes read from this memory system.physmem.bytes_inst_read::total 217216 # Number of instructions bytes read from this memory system.physmem.bytes_written::writebacks 6251136 # Number of bytes written to this memory system.physmem.bytes_written::total 6251136 # Number of bytes written to this memory system.physmem.num_reads::cpu.inst 3394 # Number of read requests responded to by this memory system.physmem.num_reads::cpu.data 144808 # Number of read requests responded to by this memory system.physmem.num_reads::total 148202 # Number of read requests responded to by this memory system.physmem.num_writes::writebacks 97674 # Number of write requests responded to by this memory system.physmem.num_writes::total 97674 # Number of write requests responded to by this memory system.physmem.bw_read::cpu.inst 1071488 # Total read bandwidth from this memory (bytes/s) system.physmem.bw_read::cpu.data 45715963 # Total read bandwidth from this memory (bytes/s) system.physmem.bw_read::total 46787451 # Total read bandwidth from this memory (bytes/s) system.physmem.bw_inst_read::cpu.inst 1071488 # Instruction read bandwidth from this memory (bytes/s) system.physmem.bw_inst_read::total 1071488 # Instruction read bandwidth from this memory (bytes/s) system.physmem.bw_write::writebacks 30835734 # Write bandwidth from this memory (bytes/s) system.physmem.bw_write::total 30835734 # Write bandwidth from this memory (bytes/s) system.physmem.bw_total::writebacks 30835734 # Total bandwidth to/from this memory (bytes/s) system.physmem.bw_total::cpu.inst 1071488 # Total bandwidth to/from this memory (bytes/s) system.physmem.bw_total::cpu.data 45715963 # Total bandwidth to/from this memory (bytes/s) system.physmem.bw_total::total 77623185 # Total bandwidth to/from this memory (bytes/s) system.physmem.readReqs 148203 # Number of read requests accepted system.physmem.writeReqs 97674 # Number of write requests accepted system.physmem.readBursts 148203 # Number of DRAM read bursts, including those serviced by the write queue system.physmem.writeBursts 97674 # Number of DRAM write bursts, including those merged in the write queue system.physmem.bytesReadDRAM 9479680 # Total number of bytes read from DRAM system.physmem.bytesReadWrQ 5312 # Total number of bytes read from write queue system.physmem.bytesWritten 6250624 # Total number of bytes written to DRAM system.physmem.bytesReadSys 9484992 # Total read bytes from the system interface side system.physmem.bytesWrittenSys 6251136 # Total written bytes from the system interface side system.physmem.servicedByWrQ 83 # Number of DRAM read bursts serviced by the write queue system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one system.physmem.neitherReadNorWriteReqs 11 # Number of requests that are neither read nor write system.physmem.perBankRdBursts::0 9589 # Per bank write bursts system.physmem.perBankRdBursts::1 9263 # Per bank write bursts system.physmem.perBankRdBursts::2 9230 # Per bank write bursts system.physmem.perBankRdBursts::3 8983 # Per bank write bursts system.physmem.perBankRdBursts::4 9781 # Per bank write bursts system.physmem.perBankRdBursts::5 9608 # Per bank write bursts system.physmem.perBankRdBursts::6 9123 # Per bank write bursts system.physmem.perBankRdBursts::7 8333 # Per bank write bursts system.physmem.perBankRdBursts::8 8801 # Per bank write bursts system.physmem.perBankRdBursts::9 8921 # Per bank write bursts system.physmem.perBankRdBursts::10 8939 # Per bank write bursts system.physmem.perBankRdBursts::11 9732 # Per bank write bursts system.physmem.perBankRdBursts::12 9670 # Per bank write bursts system.physmem.perBankRdBursts::13 9771 # Per bank write bursts system.physmem.perBankRdBursts::14 8945 # Per bank write bursts system.physmem.perBankRdBursts::15 9431 # Per bank write bursts system.physmem.perBankWrBursts::0 6268 # Per bank write bursts system.physmem.perBankWrBursts::1 6168 # Per bank write bursts system.physmem.perBankWrBursts::2 6085 # Per bank write bursts system.physmem.perBankWrBursts::3 5885 # Per bank write bursts system.physmem.perBankWrBursts::4 6259 # Per bank write bursts system.physmem.perBankWrBursts::5 6263 # Per bank write bursts system.physmem.perBankWrBursts::6 6041 # Per bank write bursts system.physmem.perBankWrBursts::7 5560 # Per bank write bursts system.physmem.perBankWrBursts::8 5811 # Per bank write bursts system.physmem.perBankWrBursts::9 5905 # Per bank write bursts system.physmem.perBankWrBursts::10 5991 # Per bank write bursts system.physmem.perBankWrBursts::11 6522 # Per bank write bursts system.physmem.perBankWrBursts::12 6386 # Per bank write bursts system.physmem.perBankWrBursts::13 6332 # Per bank write bursts system.physmem.perBankWrBursts::14 6056 # Per bank write bursts system.physmem.perBankWrBursts::15 6134 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry system.physmem.numWrRetry 0 # Number of times write queue was full causing retry system.physmem.totGap 202723740000 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) system.physmem.readPktSize::2 0 # Read request sizes (log2) system.physmem.readPktSize::3 0 # Read request sizes (log2) system.physmem.readPktSize::4 0 # Read request sizes (log2) system.physmem.readPktSize::5 0 # Read request sizes (log2) system.physmem.readPktSize::6 148203 # Read request sizes (log2) system.physmem.writePktSize::0 0 # Write request sizes (log2) system.physmem.writePktSize::1 0 # Write request sizes (log2) system.physmem.writePktSize::2 0 # Write request sizes (log2) system.physmem.writePktSize::3 0 # Write request sizes (log2) system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) system.physmem.writePktSize::6 97674 # Write request sizes (log2) system.physmem.rdQLenPdf::0 138388 # What read queue length does an incoming req see system.physmem.rdQLenPdf::1 9159 # What read queue length does an incoming req see system.physmem.rdQLenPdf::2 506 # What read queue length does an incoming req see system.physmem.rdQLenPdf::3 59 # What read queue length does an incoming req see system.physmem.rdQLenPdf::4 8 # What read queue length does an incoming req see system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see system.physmem.wrQLenPdf::0 4328 # What write queue length does an incoming req see system.physmem.wrQLenPdf::1 4398 # What write queue length does an incoming req see system.physmem.wrQLenPdf::2 4469 # What write queue length does an incoming req see system.physmem.wrQLenPdf::3 4494 # What write queue length does an incoming req see system.physmem.wrQLenPdf::4 4462 # What write queue length does an incoming req see system.physmem.wrQLenPdf::5 4433 # What write queue length does an incoming req see system.physmem.wrQLenPdf::6 4438 # What write queue length does an incoming req see system.physmem.wrQLenPdf::7 4437 # What write queue length does an incoming req see system.physmem.wrQLenPdf::8 4448 # What write queue length does an incoming req see system.physmem.wrQLenPdf::9 4473 # What write queue length does an incoming req see system.physmem.wrQLenPdf::10 4460 # What write queue length does an incoming req see system.physmem.wrQLenPdf::11 4430 # What write queue length does an incoming req see system.physmem.wrQLenPdf::12 4417 # What write queue length does an incoming req see system.physmem.wrQLenPdf::13 4422 # What write queue length does an incoming req see system.physmem.wrQLenPdf::14 4406 # What write queue length does an incoming req see system.physmem.wrQLenPdf::15 4405 # What write queue length does an incoming req see system.physmem.wrQLenPdf::16 4402 # What write queue length does an incoming req see system.physmem.wrQLenPdf::17 4447 # What write queue length does an incoming req see system.physmem.wrQLenPdf::18 4479 # What write queue length does an incoming req see system.physmem.wrQLenPdf::19 4431 # What write queue length does an incoming req see system.physmem.wrQLenPdf::20 4462 # What write queue length does an incoming req see system.physmem.wrQLenPdf::21 4516 # What write queue length does an incoming req see system.physmem.wrQLenPdf::22 9 # What write queue length does an incoming req see system.physmem.wrQLenPdf::23 4 # What write queue length does an incoming req see system.physmem.wrQLenPdf::24 2 # What write queue length does an incoming req see system.physmem.wrQLenPdf::25 2 # What write queue length does an incoming req see system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see system.physmem.bytesPerActivate::samples 69255 # Bytes accessed per row activation system.physmem.bytesPerActivate::mean 227.128612 # Bytes accessed per row activation system.physmem.bytesPerActivate::gmean 137.881961 # Bytes accessed per row activation system.physmem.bytesPerActivate::stdev 327.200091 # Bytes accessed per row activation system.physmem.bytesPerActivate::64 32064 46.30% 46.30% # Bytes accessed per row activation system.physmem.bytesPerActivate::128 12862 18.57% 64.87% # Bytes accessed per row activation system.physmem.bytesPerActivate::192 5392 7.79% 72.66% # Bytes accessed per row activation system.physmem.bytesPerActivate::256 3385 4.89% 77.54% # Bytes accessed per row activation system.physmem.bytesPerActivate::320 2324 3.36% 80.90% # Bytes accessed per row activation system.physmem.bytesPerActivate::384 2409 3.48% 84.38% # Bytes accessed per row activation system.physmem.bytesPerActivate::448 3469 5.01% 89.39% # Bytes accessed per row activation system.physmem.bytesPerActivate::512 1945 2.81% 92.20% # Bytes accessed per row activation system.physmem.bytesPerActivate::576 863 1.25% 93.44% # Bytes accessed per row activation system.physmem.bytesPerActivate::640 531 0.77% 94.21% # Bytes accessed per row activation system.physmem.bytesPerActivate::704 437 0.63% 94.84% # Bytes accessed per row activation system.physmem.bytesPerActivate::768 323 0.47% 95.31% # Bytes accessed per row activation system.physmem.bytesPerActivate::832 295 0.43% 95.73% # Bytes accessed per row activation system.physmem.bytesPerActivate::896 249 0.36% 96.09% # Bytes accessed per row activation system.physmem.bytesPerActivate::960 196 0.28% 96.37% # Bytes accessed per row activation system.physmem.bytesPerActivate::1024 174 0.25% 96.63% # Bytes accessed per row activation system.physmem.bytesPerActivate::1088 149 0.22% 96.84% # Bytes accessed per row activation system.physmem.bytesPerActivate::1152 143 0.21% 97.05% # Bytes accessed per row activation system.physmem.bytesPerActivate::1216 144 0.21% 97.26% # Bytes accessed per row activation system.physmem.bytesPerActivate::1280 117 0.17% 97.42% # Bytes accessed per row activation system.physmem.bytesPerActivate::1344 151 0.22% 97.64% # Bytes accessed per row activation system.physmem.bytesPerActivate::1408 829 1.20% 98.84% # Bytes accessed per row activation system.physmem.bytesPerActivate::1472 98 0.14% 98.98% # Bytes accessed per row activation system.physmem.bytesPerActivate::1536 133 0.19% 99.17% # Bytes accessed per row activation system.physmem.bytesPerActivate::1600 72 0.10% 99.28% # Bytes accessed per row activation system.physmem.bytesPerActivate::1664 116 0.17% 99.44% # Bytes accessed per row activation system.physmem.bytesPerActivate::1728 42 0.06% 99.50% # Bytes accessed per row activation system.physmem.bytesPerActivate::1792 50 0.07% 99.58% # Bytes accessed per row activation system.physmem.bytesPerActivate::1856 21 0.03% 99.61% # Bytes accessed per row activation system.physmem.bytesPerActivate::1920 33 0.05% 99.65% # Bytes accessed per row activation system.physmem.bytesPerActivate::1984 14 0.02% 99.68% # Bytes accessed per row activation system.physmem.bytesPerActivate::2048 14 0.02% 99.70% # Bytes accessed per row activation system.physmem.bytesPerActivate::2112 13 0.02% 99.71% # Bytes accessed per row activation system.physmem.bytesPerActivate::2176 19 0.03% 99.74% # Bytes accessed per row activation system.physmem.bytesPerActivate::2240 5 0.01% 99.75% # Bytes accessed per row activation system.physmem.bytesPerActivate::2304 13 0.02% 99.77% # Bytes accessed per row activation system.physmem.bytesPerActivate::2368 5 0.01% 99.77% # Bytes accessed per row activation system.physmem.bytesPerActivate::2432 10 0.01% 99.79% # Bytes accessed per row activation system.physmem.bytesPerActivate::2496 5 0.01% 99.80% # Bytes accessed per row activation system.physmem.bytesPerActivate::2560 12 0.02% 99.81% # Bytes accessed per row activation system.physmem.bytesPerActivate::2624 4 0.01% 99.82% # Bytes accessed per row activation system.physmem.bytesPerActivate::2688 4 0.01% 99.83% # Bytes accessed per row activation system.physmem.bytesPerActivate::2752 10 0.01% 99.84% # Bytes accessed per row activation system.physmem.bytesPerActivate::2816 6 0.01% 99.85% # Bytes accessed per row activation system.physmem.bytesPerActivate::2880 4 0.01% 99.85% # Bytes accessed per row activation system.physmem.bytesPerActivate::2944 2 0.00% 99.86% # Bytes accessed per row activation system.physmem.bytesPerActivate::3008 4 0.01% 99.86% # Bytes accessed per row activation system.physmem.bytesPerActivate::3072 4 0.01% 99.87% # Bytes accessed per row activation system.physmem.bytesPerActivate::3136 2 0.00% 99.87% # Bytes accessed per row activation system.physmem.bytesPerActivate::3200 5 0.01% 99.88% # Bytes accessed per row activation system.physmem.bytesPerActivate::3264 1 0.00% 99.88% # Bytes accessed per row activation system.physmem.bytesPerActivate::3328 3 0.00% 99.88% # Bytes accessed per row activation system.physmem.bytesPerActivate::3392 5 0.01% 99.89% # Bytes accessed per row activation system.physmem.bytesPerActivate::3456 2 0.00% 99.89% # Bytes accessed per row activation system.physmem.bytesPerActivate::3520 4 0.01% 99.90% # Bytes accessed per row activation system.physmem.bytesPerActivate::3584 3 0.00% 99.90% # Bytes accessed per row activation system.physmem.bytesPerActivate::3648 3 0.00% 99.91% # Bytes accessed per row activation system.physmem.bytesPerActivate::3712 3 0.00% 99.91% # Bytes accessed per row activation system.physmem.bytesPerActivate::3776 3 0.00% 99.92% # Bytes accessed per row activation system.physmem.bytesPerActivate::3840 1 0.00% 99.92% # Bytes accessed per row activation system.physmem.bytesPerActivate::3904 2 0.00% 99.92% # Bytes accessed per row activation system.physmem.bytesPerActivate::3968 1 0.00% 99.92% # Bytes accessed per row activation system.physmem.bytesPerActivate::4096 2 0.00% 99.93% # Bytes accessed per row activation system.physmem.bytesPerActivate::4160 1 0.00% 99.93% # Bytes accessed per row activation system.physmem.bytesPerActivate::4224 2 0.00% 99.93% # Bytes accessed per row activation system.physmem.bytesPerActivate::4288 3 0.00% 99.94% # Bytes accessed per row activation system.physmem.bytesPerActivate::4352 1 0.00% 99.94% # Bytes accessed per row activation system.physmem.bytesPerActivate::4416 2 0.00% 99.94% # Bytes accessed per row activation system.physmem.bytesPerActivate::4480 3 0.00% 99.94% # Bytes accessed per row activation system.physmem.bytesPerActivate::4544 2 0.00% 99.95% # Bytes accessed per row activation system.physmem.bytesPerActivate::4608 1 0.00% 99.95% # Bytes accessed per row activation system.physmem.bytesPerActivate::4672 2 0.00% 99.95% # Bytes accessed per row activation system.physmem.bytesPerActivate::4736 1 0.00% 99.95% # Bytes accessed per row activation system.physmem.bytesPerActivate::4800 4 0.01% 99.96% # Bytes accessed per row activation system.physmem.bytesPerActivate::4864 5 0.01% 99.97% # Bytes accessed per row activation system.physmem.bytesPerActivate::4928 6 0.01% 99.97% # Bytes accessed per row activation system.physmem.bytesPerActivate::4992 7 0.01% 99.98% # Bytes accessed per row activation system.physmem.bytesPerActivate::5056 2 0.00% 99.99% # Bytes accessed per row activation system.physmem.bytesPerActivate::5120 3 0.00% 99.99% # Bytes accessed per row activation system.physmem.bytesPerActivate::5184 4 0.01% 100.00% # Bytes accessed per row activation system.physmem.bytesPerActivate::5632 1 0.00% 100.00% # Bytes accessed per row activation system.physmem.bytesPerActivate::5824 1 0.00% 100.00% # Bytes accessed per row activation system.physmem.bytesPerActivate::total 69255 # Bytes accessed per row activation system.physmem.totQLat 1733533250 # Total ticks spent queuing system.physmem.totMemAccLat 4938490750 # Total ticks spent from burst creation until serviced by the DRAM system.physmem.totBusLat 740600000 # Total ticks spent in databus transfers system.physmem.totBankLat 2464357500 # Total ticks spent accessing banks system.physmem.avgQLat 11703.57 # Average queueing delay per DRAM burst system.physmem.avgBankLat 16637.57 # Average bank access latency per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst system.physmem.avgMemAccLat 33341.15 # Average memory access latency per DRAM burst system.physmem.avgRdBW 46.76 # Average DRAM read bandwidth in MiByte/s system.physmem.avgWrBW 30.83 # Average achieved write bandwidth in MiByte/s system.physmem.avgRdBWSys 46.79 # Average system read bandwidth in MiByte/s system.physmem.avgWrBWSys 30.84 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s system.physmem.busUtil 0.61 # Data bus utilization in percentage system.physmem.busUtilRead 0.37 # Data bus utilization in percentage for reads system.physmem.busUtilWrite 0.24 # Data bus utilization in percentage for writes system.physmem.avgRdQLen 0.02 # Average read queue length when enqueuing system.physmem.avgWrQLen 8.34 # Average write queue length when enqueuing system.physmem.readRowHits 118615 # Number of row buffer hits during reads system.physmem.writeRowHits 57916 # Number of row buffer hits during writes system.physmem.readRowHitRate 80.08 # Row buffer hit rate for reads system.physmem.writeRowHitRate 59.30 # Row buffer hit rate for writes system.physmem.avgGap 824492.49 # Average gap between requests system.physmem.pageHitRate 71.82 # Row buffer hit rate, read and write combined system.physmem.prechargeAllPercent 4.57 # Percentage of time for which DRAM has all the banks in precharge state system.membus.throughput 77623185 # Throughput (bytes/s) system.membus.trans_dist::ReadReq 46911 # Transaction distribution system.membus.trans_dist::ReadResp 46910 # Transaction distribution system.membus.trans_dist::Writeback 97674 # Transaction distribution system.membus.trans_dist::UpgradeReq 11 # Transaction distribution system.membus.trans_dist::UpgradeResp 11 # Transaction distribution system.membus.trans_dist::ReadExReq 101292 # Transaction distribution system.membus.trans_dist::ReadExResp 101292 # Transaction distribution system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 394101 # Packet count per connected master and slave (bytes) system.membus.pkt_count::total 394101 # Packet count per connected master and slave (bytes) system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 15736064 # Cumulative packet size per connected master and slave (bytes) system.membus.tot_pkt_size::total 15736064 # Cumulative packet size per connected master and slave (bytes) system.membus.data_through_bus 15736064 # Total data (bytes) system.membus.snoop_data_through_bus 0 # Total snoop data (bytes) system.membus.reqLayer0.occupancy 1083877500 # Layer occupancy (ticks) system.membus.reqLayer0.utilization 0.5 # Layer utilization (%) system.membus.respLayer1.occupancy 1398233989 # Layer occupancy (ticks) system.membus.respLayer1.utilization 0.7 # Layer utilization (%) system.cpu.branchPred.lookups 182800422 # Number of BP lookups system.cpu.branchPred.condPredicted 143125984 # Number of conditional branches predicted system.cpu.branchPred.condIncorrect 7265649 # Number of conditional branches incorrect system.cpu.branchPred.BTBLookups 93161641 # Number of BTB lookups system.cpu.branchPred.BTBHits 87212337 # Number of BTB hits system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. system.cpu.branchPred.BTBHitPct 93.613998 # BTB Hit Percentage system.cpu.branchPred.usedRAS 12679601 # Number of times the RAS was used to get a target. system.cpu.branchPred.RASInCorrect 116070 # Number of incorrect RAS predictions. system.cpu.dtb.inst_hits 0 # ITB inst hits system.cpu.dtb.inst_misses 0 # ITB inst misses system.cpu.dtb.read_hits 0 # DTB read hits system.cpu.dtb.read_misses 0 # DTB read misses system.cpu.dtb.write_hits 0 # DTB write hits system.cpu.dtb.write_misses 0 # DTB write misses system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions system.cpu.dtb.read_accesses 0 # DTB read accesses system.cpu.dtb.write_accesses 0 # DTB write accesses system.cpu.dtb.inst_accesses 0 # ITB inst accesses system.cpu.dtb.hits 0 # DTB hits system.cpu.dtb.misses 0 # DTB misses system.cpu.dtb.accesses 0 # DTB accesses system.cpu.itb.inst_hits 0 # ITB inst hits system.cpu.itb.inst_misses 0 # ITB inst misses system.cpu.itb.read_hits 0 # DTB read hits system.cpu.itb.read_misses 0 # DTB read misses system.cpu.itb.write_hits 0 # DTB write hits system.cpu.itb.write_misses 0 # DTB write misses system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions system.cpu.itb.read_accesses 0 # DTB read accesses system.cpu.itb.write_accesses 0 # DTB write accesses system.cpu.itb.inst_accesses 0 # ITB inst accesses system.cpu.itb.hits 0 # DTB hits system.cpu.itb.misses 0 # DTB misses system.cpu.itb.accesses 0 # DTB accesses system.cpu.workload.num_syscalls 548 # Number of system calls system.cpu.numCycles 405447521 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.fetch.icacheStallCycles 119380246 # Number of cycles fetch is stalled on an Icache miss system.cpu.fetch.Insts 761599809 # Number of instructions fetch has processed system.cpu.fetch.Branches 182800422 # Number of branches that fetch encountered system.cpu.fetch.predictedBranches 99891938 # Number of branches that fetch has predicted taken system.cpu.fetch.Cycles 170150193 # Number of cycles fetch has run and was not squashing or blocked system.cpu.fetch.SquashCycles 35686156 # Number of cycles fetch has spent squashing system.cpu.fetch.BlockedCycles 77536501 # Number of cycles fetch has spent blocked system.cpu.fetch.MiscStallCycles 38 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs system.cpu.fetch.PendingTrapStallCycles 421 # Number of stall cycles due to pending traps system.cpu.fetch.IcacheWaitRetryStallCycles 4 # Number of stall cycles due to full MSHR system.cpu.fetch.CacheLines 114531553 # Number of cache lines fetched system.cpu.fetch.IcacheSquashes 2441596 # Number of outstanding Icache misses that were squashed system.cpu.fetch.rateDist::samples 394683462 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::mean 2.164182 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::stdev 2.986578 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::0 224545887 56.89% 56.89% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::1 14186952 3.59% 60.49% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::2 22897432 5.80% 66.29% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::3 22746092 5.76% 72.05% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::4 20901340 5.30% 77.35% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::5 11597179 2.94% 80.29% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::6 13058524 3.31% 83.59% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::7 11996237 3.04% 86.63% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::8 52753819 13.37% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::total 394683462 # Number of instructions fetched each cycle (Total) system.cpu.fetch.branchRate 0.450861 # Number of branch fetches per cycle system.cpu.fetch.rate 1.878418 # Number of inst fetches per cycle system.cpu.decode.IdleCycles 129072579 # Number of cycles decode is idle system.cpu.decode.BlockedCycles 73027799 # Number of cycles decode is blocked system.cpu.decode.RunCycles 158814938 # Number of cycles decode is running system.cpu.decode.UnblockCycles 6226113 # Number of cycles decode is unblocking system.cpu.decode.SquashCycles 27542033 # Number of cycles decode is squashing system.cpu.decode.BranchResolved 26114312 # Number of times decode resolved a branch system.cpu.decode.BranchMispred 76721 # Number of times decode detected a branch misprediction system.cpu.decode.DecodedInsts 825530013 # Number of instructions handled by decode system.cpu.decode.SquashedInsts 296611 # Number of squashed instructions handled by decode system.cpu.rename.SquashCycles 27542033 # Number of cycles rename is squashing system.cpu.rename.IdleCycles 135666789 # Number of cycles rename is idle system.cpu.rename.BlockCycles 10114135 # Number of cycles rename is blocking system.cpu.rename.serializeStallCycles 47882735 # count of cycles rename stalled for serializing inst system.cpu.rename.RunCycles 158263751 # Number of cycles rename is running system.cpu.rename.UnblockCycles 15214019 # Number of cycles rename is unblocking system.cpu.rename.RenamedInsts 800585655 # Number of instructions processed by rename system.cpu.rename.ROBFullEvents 1326 # Number of times rename has blocked due to ROB full system.cpu.rename.IQFullEvents 3054919 # Number of times rename has blocked due to IQ full system.cpu.rename.LSQFullEvents 8955576 # Number of times rename has blocked due to LSQ full system.cpu.rename.FullRegisterEvents 319 # Number of times there has been no free registers system.cpu.rename.RenamedOperands 954278962 # Number of destination operands rename has renamed system.cpu.rename.RenameLookups 3500427685 # Number of register rename lookups that rename has made system.cpu.rename.int_rename_lookups 3241978538 # Number of integer rename lookups system.cpu.rename.fp_rename_lookups 432 # Number of floating rename lookups system.cpu.rename.CommittedMaps 666252291 # Number of HB maps that are committed system.cpu.rename.UndoneMaps 288026671 # Number of HB maps that are undone due to squashing system.cpu.rename.serializingInsts 2292807 # count of serializing insts renamed system.cpu.rename.tempSerializingInsts 2292805 # count of temporary serializing insts renamed system.cpu.rename.skidInsts 41836607 # count of insts added to the skid buffer system.cpu.memDep0.insertedLoads 170271933 # Number of loads inserted to the mem dependence unit. system.cpu.memDep0.insertedStores 73467321 # Number of stores inserted to the mem dependence unit. system.cpu.memDep0.conflictingLoads 28611863 # Number of conflicting loads. system.cpu.memDep0.conflictingStores 15824348 # Number of conflicting stores. system.cpu.iq.iqInstsAdded 755053032 # Number of instructions added to the IQ (excludes non-spec) system.cpu.iq.iqNonSpecInstsAdded 3775163 # Number of non-speculative instructions added to the IQ system.cpu.iq.iqInstsIssued 665355613 # Number of instructions issued system.cpu.iq.iqSquashedInstsIssued 1381173 # Number of squashed instructions issued system.cpu.iq.iqSquashedInstsExamined 187369401 # Number of squashed instructions iterated over during squash; mainly for profiling system.cpu.iq.iqSquashedOperandsExamined 479711265 # Number of squashed operands that are examined and possibly removed from graph system.cpu.iq.iqSquashedNonSpecRemoved 797531 # Number of squashed non-spec instructions that were removed system.cpu.iq.issued_per_cycle::samples 394683462 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::mean 1.685796 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::stdev 1.734889 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::0 139155313 35.26% 35.26% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::1 69944135 17.72% 52.98% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::2 71513404 18.12% 71.10% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::3 53413889 13.53% 84.63% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::4 31153204 7.89% 92.52% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::5 16018566 4.06% 96.58% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::6 8773221 2.22% 98.81% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::7 2895809 0.73% 99.54% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::8 1815921 0.46% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::total 394683462 # Number of insts issued each cycle system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available system.cpu.iq.fu_full::IntAlu 480741 5.03% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::IntMult 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::IntDiv 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::FloatAdd 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::FloatCmp 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::FloatCvt 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::FloatMult 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::FloatDiv 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::FloatSqrt 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdAdd 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdAlu 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdCmp 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdCvt 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdMisc 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdMult 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdShift 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdSqrt 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 5.03% # attempts to use FU when none available system.cpu.iq.fu_full::MemRead 6525777 68.24% 73.27% # attempts to use FU when none available system.cpu.iq.fu_full::MemWrite 2556117 26.73% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued system.cpu.iq.FU_type_0::IntAlu 447788521 67.30% 67.30% # Type of FU issued system.cpu.iq.FU_type_0::IntMult 383312 0.06% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::FloatAdd 94 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.36% # Type of FU issued system.cpu.iq.FU_type_0::MemRead 153398604 23.06% 90.41% # Type of FU issued system.cpu.iq.FU_type_0::MemWrite 63785079 9.59% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::total 665355613 # Type of FU issued system.cpu.iq.rate 1.641040 # Inst issue rate system.cpu.iq.fu_busy_cnt 9562635 # FU busy when requested system.cpu.iq.fu_busy_rate 0.014372 # FU busy rate (busy events/executed inst) system.cpu.iq.int_inst_queue_reads 1736338273 # Number of integer instruction queue reads system.cpu.iq.int_inst_queue_writes 947004281 # Number of integer instruction queue writes system.cpu.iq.int_inst_queue_wakeup_accesses 646070374 # Number of integer instruction queue wakeup accesses system.cpu.iq.fp_inst_queue_reads 223 # Number of floating instruction queue reads system.cpu.iq.fp_inst_queue_writes 298 # Number of floating instruction queue writes system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses system.cpu.iq.int_alu_accesses 674918135 # Number of integer alu accesses system.cpu.iq.fp_alu_accesses 113 # Number of floating point alu accesses system.cpu.iew.lsq.thread0.forwLoads 8557309 # Number of loads that had data forwarded from stores system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address system.cpu.iew.lsq.thread0.squashedLoads 44242378 # Number of loads squashed system.cpu.iew.lsq.thread0.ignoredResponses 41636 # Number of memory responses ignored because the instruction is squashed system.cpu.iew.lsq.thread0.memOrderViolation 810625 # Number of memory ordering violations system.cpu.iew.lsq.thread0.squashedStores 16606844 # Number of stores squashed system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding system.cpu.iew.lsq.thread0.rescheduledLoads 19503 # Number of loads that were rescheduled system.cpu.iew.lsq.thread0.cacheBlocked 8485 # Number of times an access to memory failed due to the cache being blocked system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle system.cpu.iew.iewSquashCycles 27542033 # Number of cycles IEW is squashing system.cpu.iew.iewBlockCycles 5268504 # Number of cycles IEW is blocking system.cpu.iew.iewUnblockCycles 386055 # Number of cycles IEW is unblocking system.cpu.iew.iewDispatchedInsts 760387350 # Number of instructions dispatched to IQ system.cpu.iew.iewDispSquashedInsts 1120402 # Number of squashed instructions skipped by dispatch system.cpu.iew.iewDispLoadInsts 170271933 # Number of dispatched load instructions system.cpu.iew.iewDispStoreInsts 73467321 # Number of dispatched store instructions system.cpu.iew.iewDispNonSpecInsts 2286621 # Number of dispatched non-speculative instructions system.cpu.iew.iewIQFullEvents 219781 # Number of times the IQ has become full, causing a stall system.cpu.iew.iewLSQFullEvents 12300 # Number of times the LSQ has become full, causing a stall system.cpu.iew.memOrderViolationEvents 810625 # Number of memory order violations system.cpu.iew.predictedTakenIncorrect 4335480 # Number of branches that were predicted taken incorrectly system.cpu.iew.predictedNotTakenIncorrect 4005038 # Number of branches that were predicted not taken incorrectly system.cpu.iew.branchMispredicts 8340518 # Number of branch mispredicts detected at execute system.cpu.iew.iewExecutedInsts 655927300 # Number of executed instructions system.cpu.iew.iewExecLoadInsts 150116406 # Number of load instructions executed system.cpu.iew.iewExecSquashedInsts 9428313 # Number of squashed instructions skipped in execute system.cpu.iew.exec_swp 0 # number of swp insts executed system.cpu.iew.exec_nop 1559155 # number of nop insts executed system.cpu.iew.exec_refs 212603914 # number of memory reference insts executed system.cpu.iew.exec_branches 138495848 # Number of branches executed system.cpu.iew.exec_stores 62487508 # Number of stores executed system.cpu.iew.exec_rate 1.617786 # Inst execution rate system.cpu.iew.wb_sent 651044212 # cumulative count of insts sent to commit system.cpu.iew.wb_count 646070390 # cumulative count of insts written-back system.cpu.iew.wb_producers 374730881 # num instructions producing a value system.cpu.iew.wb_consumers 646348309 # num instructions consuming a value system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ system.cpu.iew.wb_rate 1.593475 # insts written-back per cycle system.cpu.iew.wb_fanout 0.579766 # average fanout of values written-back system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ system.cpu.commit.commitSquashedInsts 189447861 # The number of squashed insts skipped by commit system.cpu.commit.commitNonSpecStalls 2977632 # The number of times commit has been forced to stall to communicate backwards system.cpu.commit.branchMispredicts 7191623 # The number of times a branch was mispredicted system.cpu.commit.committed_per_cycle::samples 367141429 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::mean 1.555172 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::stdev 2.229944 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::0 159432399 43.43% 43.43% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::1 98512068 26.83% 70.26% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::2 33823975 9.21% 79.47% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::3 18780022 5.12% 84.59% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::4 16190351 4.41% 89.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::5 7453107 2.03% 91.03% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::6 6987048 1.90% 92.93% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::7 3180816 0.87% 93.79% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::8 22781643 6.21% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::total 367141429 # Number of insts commited each cycle system.cpu.commit.committedInsts 506581607 # Number of instructions committed system.cpu.commit.committedOps 570968167 # Number of ops (including micro ops) committed system.cpu.commit.swp_count 0 # Number of s/w prefetches committed system.cpu.commit.refs 182890032 # Number of memory references committed system.cpu.commit.loads 126029555 # Number of loads committed system.cpu.commit.membars 1488542 # Number of memory barriers committed system.cpu.commit.branches 121548301 # Number of branches committed system.cpu.commit.fp_insts 16 # Number of committed floating point instructions. system.cpu.commit.int_insts 470727693 # Number of committed integer instructions. system.cpu.commit.function_calls 9757362 # Number of function calls committed. system.cpu.commit.bw_lim_events 22781643 # number cycles where commit BW limit reached system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits system.cpu.rob.rob_reads 1104768676 # The number of ROB reads system.cpu.rob.rob_writes 1548495185 # The number of ROB writes system.cpu.timesIdled 328850 # Number of times that the entire CPU went into an idle state and unscheduled itself system.cpu.idleCycles 10764059 # Total number of cycles that the CPU has spent unscheduled due to idling system.cpu.committedInsts 505237723 # Number of Instructions Simulated system.cpu.committedOps 569624283 # Number of Ops (including micro ops) Simulated system.cpu.committedInsts_total 505237723 # Number of Instructions Simulated system.cpu.cpi 0.802489 # CPI: Cycles Per Instruction system.cpu.cpi_total 0.802489 # CPI: Total CPI of All Threads system.cpu.ipc 1.246124 # IPC: Instructions Per Cycle system.cpu.ipc_total 1.246124 # IPC: Total IPC of All Threads system.cpu.int_regfile_reads 3058844384 # number of integer regfile reads system.cpu.int_regfile_writes 752016829 # number of integer regfile writes system.cpu.fp_regfile_reads 16 # number of floating regfile reads system.cpu.misc_regfile_reads 210849022 # number of misc regfile reads system.cpu.misc_regfile_writes 2977084 # number of misc regfile writes system.cpu.toL2Bus.throughput 734005013 # Throughput (bytes/s) system.cpu.toL2Bus.trans_dist::ReadReq 865051 # Transaction distribution system.cpu.toL2Bus.trans_dist::ReadResp 865050 # Transaction distribution system.cpu.toL2Bus.trans_dist::Writeback 1111085 # Transaction distribution system.cpu.toL2Bus.trans_dist::UpgradeReq 84 # Transaction distribution system.cpu.toL2Bus.trans_dist::UpgradeResp 84 # Transaction distribution system.cpu.toL2Bus.trans_dist::ReadExReq 348869 # Transaction distribution system.cpu.toL2Bus.trans_dist::ReadExResp 348869 # Transaction distribution system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 33932 # Packet count per connected master and slave (bytes) system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3505059 # Packet count per connected master and slave (bytes) system.cpu.toL2Bus.pkt_count::total 3538991 # Packet count per connected master and slave (bytes) system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1082560 # Cumulative packet size per connected master and slave (bytes) system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 147711232 # Cumulative packet size per connected master and slave (bytes) system.cpu.toL2Bus.tot_pkt_size::total 148793792 # Cumulative packet size per connected master and slave (bytes) system.cpu.toL2Bus.data_through_bus 148793792 # Total data (bytes) system.cpu.toL2Bus.snoop_data_through_bus 6464 # Total snoop data (bytes) system.cpu.toL2Bus.reqLayer0.occupancy 2273629999 # Layer occupancy (ticks) system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%) system.cpu.toL2Bus.respLayer0.occupancy 26093735 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) system.cpu.toL2Bus.respLayer1.occupancy 1824375488 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer1.utilization 0.9 # Layer utilization (%) system.cpu.icache.tags.replacements 15073 # number of replacements system.cpu.icache.tags.tagsinuse 1099.985685 # Cycle average of tags in use system.cpu.icache.tags.total_refs 114510320 # Total number of references to valid blocks. system.cpu.icache.tags.sampled_refs 16932 # Sample count of references to valid blocks. system.cpu.icache.tags.avg_refs 6762.952988 # Average number of references to valid blocks. system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.cpu.icache.tags.occ_blocks::cpu.inst 1099.985685 # Average occupied blocks per requestor system.cpu.icache.tags.occ_percent::cpu.inst 0.537102 # Average percentage of cache occupancy system.cpu.icache.tags.occ_percent::total 0.537102 # Average percentage of cache occupancy system.cpu.icache.ReadReq_hits::cpu.inst 114510320 # number of ReadReq hits system.cpu.icache.ReadReq_hits::total 114510320 # number of ReadReq hits system.cpu.icache.demand_hits::cpu.inst 114510320 # number of demand (read+write) hits system.cpu.icache.demand_hits::total 114510320 # number of demand (read+write) hits system.cpu.icache.overall_hits::cpu.inst 114510320 # number of overall hits system.cpu.icache.overall_hits::total 114510320 # number of overall hits system.cpu.icache.ReadReq_misses::cpu.inst 21232 # number of ReadReq misses system.cpu.icache.ReadReq_misses::total 21232 # number of ReadReq misses system.cpu.icache.demand_misses::cpu.inst 21232 # number of demand (read+write) misses system.cpu.icache.demand_misses::total 21232 # number of demand (read+write) misses system.cpu.icache.overall_misses::cpu.inst 21232 # number of overall misses system.cpu.icache.overall_misses::total 21232 # number of overall misses system.cpu.icache.ReadReq_miss_latency::cpu.inst 575292732 # number of ReadReq miss cycles system.cpu.icache.ReadReq_miss_latency::total 575292732 # number of ReadReq miss cycles system.cpu.icache.demand_miss_latency::cpu.inst 575292732 # number of demand (read+write) miss cycles system.cpu.icache.demand_miss_latency::total 575292732 # number of demand (read+write) miss cycles system.cpu.icache.overall_miss_latency::cpu.inst 575292732 # number of overall miss cycles system.cpu.icache.overall_miss_latency::total 575292732 # number of overall miss cycles system.cpu.icache.ReadReq_accesses::cpu.inst 114531552 # number of ReadReq accesses(hits+misses) system.cpu.icache.ReadReq_accesses::total 114531552 # number of ReadReq accesses(hits+misses) system.cpu.icache.demand_accesses::cpu.inst 114531552 # number of demand (read+write) accesses system.cpu.icache.demand_accesses::total 114531552 # number of demand (read+write) accesses system.cpu.icache.overall_accesses::cpu.inst 114531552 # number of overall (read+write) accesses system.cpu.icache.overall_accesses::total 114531552 # number of overall (read+write) accesses system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000185 # miss rate for ReadReq accesses system.cpu.icache.ReadReq_miss_rate::total 0.000185 # miss rate for ReadReq accesses system.cpu.icache.demand_miss_rate::cpu.inst 0.000185 # miss rate for demand accesses system.cpu.icache.demand_miss_rate::total 0.000185 # miss rate for demand accesses system.cpu.icache.overall_miss_rate::cpu.inst 0.000185 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total 0.000185 # miss rate for overall accesses system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 27095.550678 # average ReadReq miss latency system.cpu.icache.ReadReq_avg_miss_latency::total 27095.550678 # average ReadReq miss latency system.cpu.icache.demand_avg_miss_latency::cpu.inst 27095.550678 # average overall miss latency system.cpu.icache.demand_avg_miss_latency::total 27095.550678 # average overall miss latency system.cpu.icache.overall_avg_miss_latency::cpu.inst 27095.550678 # average overall miss latency system.cpu.icache.overall_avg_miss_latency::total 27095.550678 # average overall miss latency system.cpu.icache.blocked_cycles::no_mshrs 860 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked::no_mshrs 12 # number of cycles access was blocked system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.icache.avg_blocked_cycles::no_mshrs 71.666667 # average number of cycles each access was blocked system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.cache_copies 0 # number of cache copies performed system.cpu.icache.ReadReq_mshr_hits::cpu.inst 4215 # number of ReadReq MSHR hits system.cpu.icache.ReadReq_mshr_hits::total 4215 # number of ReadReq MSHR hits system.cpu.icache.demand_mshr_hits::cpu.inst 4215 # number of demand (read+write) MSHR hits system.cpu.icache.demand_mshr_hits::total 4215 # number of demand (read+write) MSHR hits system.cpu.icache.overall_mshr_hits::cpu.inst 4215 # number of overall MSHR hits system.cpu.icache.overall_mshr_hits::total 4215 # number of overall MSHR hits system.cpu.icache.ReadReq_mshr_misses::cpu.inst 17017 # number of ReadReq MSHR misses system.cpu.icache.ReadReq_mshr_misses::total 17017 # number of ReadReq MSHR misses system.cpu.icache.demand_mshr_misses::cpu.inst 17017 # number of demand (read+write) MSHR misses system.cpu.icache.demand_mshr_misses::total 17017 # number of demand (read+write) MSHR misses system.cpu.icache.overall_mshr_misses::cpu.inst 17017 # number of overall MSHR misses system.cpu.icache.overall_mshr_misses::total 17017 # number of overall MSHR misses system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 416333765 # number of ReadReq MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_latency::total 416333765 # number of ReadReq MSHR miss cycles system.cpu.icache.demand_mshr_miss_latency::cpu.inst 416333765 # number of demand (read+write) MSHR miss cycles system.cpu.icache.demand_mshr_miss_latency::total 416333765 # number of demand (read+write) MSHR miss cycles system.cpu.icache.overall_mshr_miss_latency::cpu.inst 416333765 # number of overall MSHR miss cycles system.cpu.icache.overall_mshr_miss_latency::total 416333765 # number of overall MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000149 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000149 # mshr miss rate for ReadReq accesses system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000149 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total 0.000149 # mshr miss rate for demand accesses system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000149 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total 0.000149 # mshr miss rate for overall accesses system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 24465.755715 # average ReadReq mshr miss latency system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 24465.755715 # average ReadReq mshr miss latency system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 24465.755715 # average overall mshr miss latency system.cpu.icache.demand_avg_mshr_miss_latency::total 24465.755715 # average overall mshr miss latency system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 24465.755715 # average overall mshr miss latency system.cpu.icache.overall_avg_mshr_miss_latency::total 24465.755715 # average overall mshr miss latency system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.l2cache.tags.replacements 115458 # number of replacements system.cpu.l2cache.tags.tagsinuse 27089.677773 # Cycle average of tags in use system.cpu.l2cache.tags.total_refs 1781255 # Total number of references to valid blocks. system.cpu.l2cache.tags.sampled_refs 146702 # Sample count of references to valid blocks. system.cpu.l2cache.tags.avg_refs 12.141995 # Average number of references to valid blocks. system.cpu.l2cache.tags.warmup_cycle 102544951000 # Cycle when the warmup percentage was hit. system.cpu.l2cache.tags.occ_blocks::writebacks 23009.492156 # Average occupied blocks per requestor system.cpu.l2cache.tags.occ_blocks::cpu.inst 363.276336 # Average occupied blocks per requestor system.cpu.l2cache.tags.occ_blocks::cpu.data 3716.909282 # Average occupied blocks per requestor system.cpu.l2cache.tags.occ_percent::writebacks 0.702194 # Average percentage of cache occupancy system.cpu.l2cache.tags.occ_percent::cpu.inst 0.011086 # Average percentage of cache occupancy system.cpu.l2cache.tags.occ_percent::cpu.data 0.113431 # Average percentage of cache occupancy system.cpu.l2cache.tags.occ_percent::total 0.826711 # Average percentage of cache occupancy system.cpu.l2cache.ReadReq_hits::cpu.inst 13516 # number of ReadReq hits system.cpu.l2cache.ReadReq_hits::cpu.data 804499 # number of ReadReq hits system.cpu.l2cache.ReadReq_hits::total 818015 # number of ReadReq hits system.cpu.l2cache.Writeback_hits::writebacks 1111085 # number of Writeback hits system.cpu.l2cache.Writeback_hits::total 1111085 # number of Writeback hits system.cpu.l2cache.UpgradeReq_hits::cpu.data 74 # number of UpgradeReq hits system.cpu.l2cache.UpgradeReq_hits::total 74 # number of UpgradeReq hits system.cpu.l2cache.ReadExReq_hits::cpu.data 247576 # number of ReadExReq hits system.cpu.l2cache.ReadExReq_hits::total 247576 # number of ReadExReq hits system.cpu.l2cache.demand_hits::cpu.inst 13516 # number of demand (read+write) hits system.cpu.l2cache.demand_hits::cpu.data 1052075 # number of demand (read+write) hits system.cpu.l2cache.demand_hits::total 1065591 # number of demand (read+write) hits system.cpu.l2cache.overall_hits::cpu.inst 13516 # number of overall hits system.cpu.l2cache.overall_hits::cpu.data 1052075 # number of overall hits system.cpu.l2cache.overall_hits::total 1065591 # number of overall hits system.cpu.l2cache.ReadReq_misses::cpu.inst 3400 # number of ReadReq misses system.cpu.l2cache.ReadReq_misses::cpu.data 43535 # number of ReadReq misses system.cpu.l2cache.ReadReq_misses::total 46935 # number of ReadReq misses system.cpu.l2cache.UpgradeReq_misses::cpu.data 10 # number of UpgradeReq misses system.cpu.l2cache.UpgradeReq_misses::total 10 # number of UpgradeReq misses system.cpu.l2cache.ReadExReq_misses::cpu.data 101293 # number of ReadExReq misses system.cpu.l2cache.ReadExReq_misses::total 101293 # number of ReadExReq misses system.cpu.l2cache.demand_misses::cpu.inst 3400 # number of demand (read+write) misses system.cpu.l2cache.demand_misses::cpu.data 144828 # number of demand (read+write) misses system.cpu.l2cache.demand_misses::total 148228 # number of demand (read+write) misses system.cpu.l2cache.overall_misses::cpu.inst 3400 # number of overall misses system.cpu.l2cache.overall_misses::cpu.data 144828 # number of overall misses system.cpu.l2cache.overall_misses::total 148228 # number of overall misses system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 263796250 # number of ReadReq miss cycles system.cpu.l2cache.ReadReq_miss_latency::cpu.data 3483365500 # number of ReadReq miss cycles system.cpu.l2cache.ReadReq_miss_latency::total 3747161750 # number of ReadReq miss cycles system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 22999 # number of UpgradeReq miss cycles system.cpu.l2cache.UpgradeReq_miss_latency::total 22999 # number of UpgradeReq miss cycles system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 7556144249 # number of ReadExReq miss cycles system.cpu.l2cache.ReadExReq_miss_latency::total 7556144249 # number of ReadExReq miss cycles system.cpu.l2cache.demand_miss_latency::cpu.inst 263796250 # number of demand (read+write) miss cycles system.cpu.l2cache.demand_miss_latency::cpu.data 11039509749 # number of demand (read+write) miss cycles system.cpu.l2cache.demand_miss_latency::total 11303305999 # number of demand (read+write) miss cycles system.cpu.l2cache.overall_miss_latency::cpu.inst 263796250 # number of overall miss cycles system.cpu.l2cache.overall_miss_latency::cpu.data 11039509749 # number of overall miss cycles system.cpu.l2cache.overall_miss_latency::total 11303305999 # number of overall miss cycles system.cpu.l2cache.ReadReq_accesses::cpu.inst 16916 # number of ReadReq accesses(hits+misses) system.cpu.l2cache.ReadReq_accesses::cpu.data 848034 # number of ReadReq accesses(hits+misses) system.cpu.l2cache.ReadReq_accesses::total 864950 # number of ReadReq accesses(hits+misses) system.cpu.l2cache.Writeback_accesses::writebacks 1111085 # number of Writeback accesses(hits+misses) system.cpu.l2cache.Writeback_accesses::total 1111085 # number of Writeback accesses(hits+misses) system.cpu.l2cache.UpgradeReq_accesses::cpu.data 84 # number of UpgradeReq accesses(hits+misses) system.cpu.l2cache.UpgradeReq_accesses::total 84 # number of UpgradeReq accesses(hits+misses) system.cpu.l2cache.ReadExReq_accesses::cpu.data 348869 # number of ReadExReq accesses(hits+misses) system.cpu.l2cache.ReadExReq_accesses::total 348869 # number of ReadExReq accesses(hits+misses) system.cpu.l2cache.demand_accesses::cpu.inst 16916 # number of demand (read+write) accesses system.cpu.l2cache.demand_accesses::cpu.data 1196903 # number of demand (read+write) accesses system.cpu.l2cache.demand_accesses::total 1213819 # number of demand (read+write) accesses system.cpu.l2cache.overall_accesses::cpu.inst 16916 # number of overall (read+write) accesses system.cpu.l2cache.overall_accesses::cpu.data 1196903 # number of overall (read+write) accesses system.cpu.l2cache.overall_accesses::total 1213819 # number of overall (read+write) accesses system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.200993 # miss rate for ReadReq accesses system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.051336 # miss rate for ReadReq accesses system.cpu.l2cache.ReadReq_miss_rate::total 0.054263 # miss rate for ReadReq accesses system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.119048 # miss rate for UpgradeReq accesses system.cpu.l2cache.UpgradeReq_miss_rate::total 0.119048 # miss rate for UpgradeReq accesses system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.290347 # miss rate for ReadExReq accesses system.cpu.l2cache.ReadExReq_miss_rate::total 0.290347 # miss rate for ReadExReq accesses system.cpu.l2cache.demand_miss_rate::cpu.inst 0.200993 # miss rate for demand accesses system.cpu.l2cache.demand_miss_rate::cpu.data 0.121002 # miss rate for demand accesses system.cpu.l2cache.demand_miss_rate::total 0.122117 # miss rate for demand accesses system.cpu.l2cache.overall_miss_rate::cpu.inst 0.200993 # miss rate for overall accesses system.cpu.l2cache.overall_miss_rate::cpu.data 0.121002 # miss rate for overall accesses system.cpu.l2cache.overall_miss_rate::total 0.122117 # miss rate for overall accesses system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 77587.132353 # average ReadReq miss latency system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 80012.989549 # average ReadReq miss latency system.cpu.l2cache.ReadReq_avg_miss_latency::total 79837.258975 # average ReadReq miss latency system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 2299.900000 # average UpgradeReq miss latency system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 2299.900000 # average UpgradeReq miss latency system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 74596.904515 # average ReadExReq miss latency system.cpu.l2cache.ReadExReq_avg_miss_latency::total 74596.904515 # average ReadExReq miss latency system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 77587.132353 # average overall miss latency system.cpu.l2cache.demand_avg_miss_latency::cpu.data 76224.968577 # average overall miss latency system.cpu.l2cache.demand_avg_miss_latency::total 76256.213394 # average overall miss latency system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 77587.132353 # average overall miss latency system.cpu.l2cache.overall_avg_miss_latency::cpu.data 76224.968577 # average overall miss latency system.cpu.l2cache.overall_avg_miss_latency::total 76256.213394 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.l2cache.fast_writes 0 # number of fast writes performed system.cpu.l2cache.cache_copies 0 # number of cache copies performed system.cpu.l2cache.writebacks::writebacks 97674 # number of writebacks system.cpu.l2cache.writebacks::total 97674 # number of writebacks system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 5 # number of ReadReq MSHR hits system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 19 # number of ReadReq MSHR hits system.cpu.l2cache.ReadReq_mshr_hits::total 24 # number of ReadReq MSHR hits system.cpu.l2cache.demand_mshr_hits::cpu.inst 5 # number of demand (read+write) MSHR hits system.cpu.l2cache.demand_mshr_hits::cpu.data 19 # number of demand (read+write) MSHR hits system.cpu.l2cache.demand_mshr_hits::total 24 # number of demand (read+write) MSHR hits system.cpu.l2cache.overall_mshr_hits::cpu.inst 5 # number of overall MSHR hits system.cpu.l2cache.overall_mshr_hits::cpu.data 19 # number of overall MSHR hits system.cpu.l2cache.overall_mshr_hits::total 24 # number of overall MSHR hits system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3395 # number of ReadReq MSHR misses system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 43516 # number of ReadReq MSHR misses system.cpu.l2cache.ReadReq_mshr_misses::total 46911 # number of ReadReq MSHR misses system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 10 # number of UpgradeReq MSHR misses system.cpu.l2cache.UpgradeReq_mshr_misses::total 10 # number of UpgradeReq MSHR misses system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 101293 # number of ReadExReq MSHR misses system.cpu.l2cache.ReadExReq_mshr_misses::total 101293 # number of ReadExReq MSHR misses system.cpu.l2cache.demand_mshr_misses::cpu.inst 3395 # number of demand (read+write) MSHR misses system.cpu.l2cache.demand_mshr_misses::cpu.data 144809 # number of demand (read+write) MSHR misses system.cpu.l2cache.demand_mshr_misses::total 148204 # number of demand (read+write) MSHR misses system.cpu.l2cache.overall_mshr_misses::cpu.inst 3395 # number of overall MSHR misses system.cpu.l2cache.overall_mshr_misses::cpu.data 144809 # number of overall MSHR misses system.cpu.l2cache.overall_mshr_misses::total 148204 # number of overall MSHR misses system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 220586000 # number of ReadReq MSHR miss cycles system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2937177750 # number of ReadReq MSHR miss cycles system.cpu.l2cache.ReadReq_mshr_miss_latency::total 3157763750 # number of ReadReq MSHR miss cycles system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 100010 # number of UpgradeReq MSHR miss cycles system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 100010 # number of UpgradeReq MSHR miss cycles system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 6271255251 # number of ReadExReq MSHR miss cycles system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 6271255251 # number of ReadExReq MSHR miss cycles system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 220586000 # number of demand (read+write) MSHR miss cycles system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 9208433001 # number of demand (read+write) MSHR miss cycles system.cpu.l2cache.demand_mshr_miss_latency::total 9429019001 # number of demand (read+write) MSHR miss cycles system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 220586000 # number of overall MSHR miss cycles system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 9208433001 # number of overall MSHR miss cycles system.cpu.l2cache.overall_mshr_miss_latency::total 9429019001 # number of overall MSHR miss cycles system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.200698 # mshr miss rate for ReadReq accesses system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.051314 # mshr miss rate for ReadReq accesses system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.054236 # mshr miss rate for ReadReq accesses system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.119048 # mshr miss rate for UpgradeReq accesses system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.119048 # mshr miss rate for UpgradeReq accesses system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.290347 # mshr miss rate for ReadExReq accesses system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.290347 # mshr miss rate for ReadExReq accesses system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.200698 # mshr miss rate for demand accesses system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.120986 # mshr miss rate for demand accesses system.cpu.l2cache.demand_mshr_miss_rate::total 0.122097 # mshr miss rate for demand accesses system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.200698 # mshr miss rate for overall accesses system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.120986 # mshr miss rate for overall accesses system.cpu.l2cache.overall_mshr_miss_rate::total 0.122097 # mshr miss rate for overall accesses system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 64973.784978 # average ReadReq mshr miss latency system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 67496.501287 # average ReadReq mshr miss latency system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 67313.929569 # average ReadReq mshr miss latency system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 61912.029963 # average ReadExReq mshr miss latency system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 61912.029963 # average ReadExReq mshr miss latency system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 64973.784978 # average overall mshr miss latency system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 63590.198130 # average overall mshr miss latency system.cpu.l2cache.demand_avg_mshr_miss_latency::total 63621.892803 # average overall mshr miss latency system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 64973.784978 # average overall mshr miss latency system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 63590.198130 # average overall mshr miss latency system.cpu.l2cache.overall_avg_mshr_miss_latency::total 63621.892803 # average overall mshr miss latency system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.dcache.tags.replacements 1192807 # number of replacements system.cpu.dcache.tags.tagsinuse 4057.511512 # Cycle average of tags in use system.cpu.dcache.tags.total_refs 190198729 # Total number of references to valid blocks. system.cpu.dcache.tags.sampled_refs 1196903 # Sample count of references to valid blocks. system.cpu.dcache.tags.avg_refs 158.909059 # Average number of references to valid blocks. system.cpu.dcache.tags.warmup_cycle 4256684250 # Cycle when the warmup percentage was hit. system.cpu.dcache.tags.occ_blocks::cpu.data 4057.511512 # Average occupied blocks per requestor system.cpu.dcache.tags.occ_percent::cpu.data 0.990603 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_percent::total 0.990603 # Average percentage of cache occupancy system.cpu.dcache.ReadReq_hits::cpu.data 136233368 # number of ReadReq hits system.cpu.dcache.ReadReq_hits::total 136233368 # number of ReadReq hits system.cpu.dcache.WriteReq_hits::cpu.data 50987745 # number of WriteReq hits system.cpu.dcache.WriteReq_hits::total 50987745 # number of WriteReq hits system.cpu.dcache.LoadLockedReq_hits::cpu.data 1488823 # number of LoadLockedReq hits system.cpu.dcache.LoadLockedReq_hits::total 1488823 # number of LoadLockedReq hits system.cpu.dcache.StoreCondReq_hits::cpu.data 1488541 # number of StoreCondReq hits system.cpu.dcache.StoreCondReq_hits::total 1488541 # number of StoreCondReq hits system.cpu.dcache.demand_hits::cpu.data 187221113 # number of demand (read+write) hits system.cpu.dcache.demand_hits::total 187221113 # number of demand (read+write) hits system.cpu.dcache.overall_hits::cpu.data 187221113 # number of overall hits system.cpu.dcache.overall_hits::total 187221113 # number of overall hits system.cpu.dcache.ReadReq_misses::cpu.data 1703411 # number of ReadReq misses system.cpu.dcache.ReadReq_misses::total 1703411 # number of ReadReq misses system.cpu.dcache.WriteReq_misses::cpu.data 3251561 # number of WriteReq misses system.cpu.dcache.WriteReq_misses::total 3251561 # number of WriteReq misses system.cpu.dcache.LoadLockedReq_misses::cpu.data 36 # number of LoadLockedReq misses system.cpu.dcache.LoadLockedReq_misses::total 36 # number of LoadLockedReq misses system.cpu.dcache.demand_misses::cpu.data 4954972 # number of demand (read+write) misses system.cpu.dcache.demand_misses::total 4954972 # number of demand (read+write) misses system.cpu.dcache.overall_misses::cpu.data 4954972 # number of overall misses system.cpu.dcache.overall_misses::total 4954972 # number of overall misses system.cpu.dcache.ReadReq_miss_latency::cpu.data 29743018227 # number of ReadReq miss cycles system.cpu.dcache.ReadReq_miss_latency::total 29743018227 # number of ReadReq miss cycles system.cpu.dcache.WriteReq_miss_latency::cpu.data 72512845225 # number of WriteReq miss cycles system.cpu.dcache.WriteReq_miss_latency::total 72512845225 # number of WriteReq miss cycles system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 596500 # number of LoadLockedReq miss cycles system.cpu.dcache.LoadLockedReq_miss_latency::total 596500 # number of LoadLockedReq miss cycles system.cpu.dcache.demand_miss_latency::cpu.data 102255863452 # number of demand (read+write) miss cycles system.cpu.dcache.demand_miss_latency::total 102255863452 # number of demand (read+write) miss cycles system.cpu.dcache.overall_miss_latency::cpu.data 102255863452 # number of overall miss cycles system.cpu.dcache.overall_miss_latency::total 102255863452 # number of overall miss cycles system.cpu.dcache.ReadReq_accesses::cpu.data 137936779 # number of ReadReq accesses(hits+misses) system.cpu.dcache.ReadReq_accesses::total 137936779 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 54239306 # number of WriteReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::total 54239306 # number of WriteReq accesses(hits+misses) system.cpu.dcache.LoadLockedReq_accesses::cpu.data 1488859 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.LoadLockedReq_accesses::total 1488859 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::cpu.data 1488541 # number of StoreCondReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::total 1488541 # number of StoreCondReq accesses(hits+misses) system.cpu.dcache.demand_accesses::cpu.data 192176085 # number of demand (read+write) accesses system.cpu.dcache.demand_accesses::total 192176085 # number of demand (read+write) accesses system.cpu.dcache.overall_accesses::cpu.data 192176085 # number of overall (read+write) accesses system.cpu.dcache.overall_accesses::total 192176085 # number of overall (read+write) accesses system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.012349 # miss rate for ReadReq accesses system.cpu.dcache.ReadReq_miss_rate::total 0.012349 # miss rate for ReadReq accesses system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.059948 # miss rate for WriteReq accesses system.cpu.dcache.WriteReq_miss_rate::total 0.059948 # miss rate for WriteReq accesses system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000024 # miss rate for LoadLockedReq accesses system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000024 # miss rate for LoadLockedReq accesses system.cpu.dcache.demand_miss_rate::cpu.data 0.025783 # miss rate for demand accesses system.cpu.dcache.demand_miss_rate::total 0.025783 # miss rate for demand accesses system.cpu.dcache.overall_miss_rate::cpu.data 0.025783 # miss rate for overall accesses system.cpu.dcache.overall_miss_rate::total 0.025783 # miss rate for overall accesses system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 17460.858376 # average ReadReq miss latency system.cpu.dcache.ReadReq_avg_miss_latency::total 17460.858376 # average ReadReq miss latency system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 22300.933375 # average WriteReq miss latency system.cpu.dcache.WriteReq_avg_miss_latency::total 22300.933375 # average WriteReq miss latency system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 16569.444444 # average LoadLockedReq miss latency system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 16569.444444 # average LoadLockedReq miss latency system.cpu.dcache.demand_avg_miss_latency::cpu.data 20637.021451 # average overall miss latency system.cpu.dcache.demand_avg_miss_latency::total 20637.021451 # average overall miss latency system.cpu.dcache.overall_avg_miss_latency::cpu.data 20637.021451 # average overall miss latency system.cpu.dcache.overall_avg_miss_latency::total 20637.021451 # average overall miss latency system.cpu.dcache.blocked_cycles::no_mshrs 18554 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 53547 # number of cycles access was blocked system.cpu.dcache.blocked::no_mshrs 1675 # number of cycles access was blocked system.cpu.dcache.blocked::no_targets 661 # number of cycles access was blocked system.cpu.dcache.avg_blocked_cycles::no_mshrs 11.077015 # average number of cycles each access was blocked system.cpu.dcache.avg_blocked_cycles::no_targets 81.009077 # average number of cycles each access was blocked system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.cache_copies 0 # number of cache copies performed system.cpu.dcache.writebacks::writebacks 1111085 # number of writebacks system.cpu.dcache.writebacks::total 1111085 # number of writebacks system.cpu.dcache.ReadReq_mshr_hits::cpu.data 854833 # number of ReadReq MSHR hits system.cpu.dcache.ReadReq_mshr_hits::total 854833 # number of ReadReq MSHR hits system.cpu.dcache.WriteReq_mshr_hits::cpu.data 2903152 # number of WriteReq MSHR hits system.cpu.dcache.WriteReq_mshr_hits::total 2903152 # number of WriteReq MSHR hits system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 36 # number of LoadLockedReq MSHR hits system.cpu.dcache.LoadLockedReq_mshr_hits::total 36 # number of LoadLockedReq MSHR hits system.cpu.dcache.demand_mshr_hits::cpu.data 3757985 # number of demand (read+write) MSHR hits system.cpu.dcache.demand_mshr_hits::total 3757985 # number of demand (read+write) MSHR hits system.cpu.dcache.overall_mshr_hits::cpu.data 3757985 # number of overall MSHR hits system.cpu.dcache.overall_mshr_hits::total 3757985 # number of overall MSHR hits system.cpu.dcache.ReadReq_mshr_misses::cpu.data 848578 # number of ReadReq MSHR misses system.cpu.dcache.ReadReq_mshr_misses::total 848578 # number of ReadReq MSHR misses system.cpu.dcache.WriteReq_mshr_misses::cpu.data 348409 # number of WriteReq MSHR misses system.cpu.dcache.WriteReq_mshr_misses::total 348409 # number of WriteReq MSHR misses system.cpu.dcache.demand_mshr_misses::cpu.data 1196987 # number of demand (read+write) MSHR misses system.cpu.dcache.demand_mshr_misses::total 1196987 # number of demand (read+write) MSHR misses system.cpu.dcache.overall_mshr_misses::cpu.data 1196987 # number of overall MSHR misses system.cpu.dcache.overall_mshr_misses::total 1196987 # number of overall MSHR misses system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 12415172523 # number of ReadReq MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_latency::total 12415172523 # number of ReadReq MSHR miss cycles system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 10430126485 # number of WriteReq MSHR miss cycles system.cpu.dcache.WriteReq_mshr_miss_latency::total 10430126485 # number of WriteReq MSHR miss cycles system.cpu.dcache.demand_mshr_miss_latency::cpu.data 22845299008 # number of demand (read+write) MSHR miss cycles system.cpu.dcache.demand_mshr_miss_latency::total 22845299008 # number of demand (read+write) MSHR miss cycles system.cpu.dcache.overall_mshr_miss_latency::cpu.data 22845299008 # number of overall MSHR miss cycles system.cpu.dcache.overall_mshr_miss_latency::total 22845299008 # number of overall MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.006152 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.006152 # mshr miss rate for ReadReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.006424 # mshr miss rate for WriteReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.006424 # mshr miss rate for WriteReq accesses system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006229 # mshr miss rate for demand accesses system.cpu.dcache.demand_mshr_miss_rate::total 0.006229 # mshr miss rate for demand accesses system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006229 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::total 0.006229 # mshr miss rate for overall accesses system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 14630.561390 # average ReadReq mshr miss latency system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 14630.561390 # average ReadReq mshr miss latency system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 29936.443906 # average WriteReq mshr miss latency system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 29936.443906 # average WriteReq mshr miss latency system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 19085.670110 # average overall mshr miss latency system.cpu.dcache.demand_avg_mshr_miss_latency::total 19085.670110 # average overall mshr miss latency system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 19085.670110 # average overall mshr miss latency system.cpu.dcache.overall_avg_mshr_miss_latency::total 19085.670110 # average overall mshr miss latency system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate ---------- End Simulation Statistics ----------