blob: 4f3a6d8f344a263d6835f461aa2b1cdad2d48142 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
|
---------- Begin Simulation Statistics ----------
sim_seconds 0.145176 # Number of seconds simulated
sim_ticks 145175788500 # Number of ticks simulated
sim_freq 1000000000000 # Frequency of simulated ticks
host_inst_rate 116167 # Simulator instruction rate (inst/s)
host_tick_rate 29819633 # Simulator tick rate (ticks/s)
host_mem_usage 246468 # Number of bytes of host memory used
host_seconds 4868.46 # Real time elapsed on the host
sim_insts 565552443 # Number of instructions simulated
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
system.cpu.dtb.read_hits 125726238 # DTB read hits
system.cpu.dtb.read_misses 26702 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
system.cpu.dtb.read_accesses 125752940 # DTB read accesses
system.cpu.dtb.write_hits 41507366 # DTB write hits
system.cpu.dtb.write_misses 32028 # DTB write misses
system.cpu.dtb.write_acv 1 # DTB write access violations
system.cpu.dtb.write_accesses 41539394 # DTB write accesses
system.cpu.dtb.data_hits 167233604 # DTB hits
system.cpu.dtb.data_misses 58730 # DTB misses
system.cpu.dtb.data_acv 1 # DTB access violations
system.cpu.dtb.data_accesses 167292334 # DTB accesses
system.cpu.itb.fetch_hits 71588816 # ITB hits
system.cpu.itb.fetch_misses 40 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
system.cpu.itb.fetch_accesses 71588856 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
system.cpu.itb.read_accesses 0 # DTB read accesses
system.cpu.itb.write_hits 0 # DTB write hits
system.cpu.itb.write_misses 0 # DTB write misses
system.cpu.itb.write_acv 0 # DTB write access violations
system.cpu.itb.write_accesses 0 # DTB write accesses
system.cpu.itb.data_hits 0 # DTB hits
system.cpu.itb.data_misses 0 # DTB misses
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 17 # Number of system calls
system.cpu.numCycles 290351578 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.BPredUnit.lookups 82068439 # Number of BP lookups
system.cpu.BPredUnit.condPredicted 75472139 # Number of conditional branches predicted
system.cpu.BPredUnit.condIncorrect 4139210 # Number of conditional branches incorrect
system.cpu.BPredUnit.BTBLookups 77758293 # Number of BTB lookups
system.cpu.BPredUnit.BTBHits 69764860 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS 1965418 # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect 206 # Number of incorrect RAS predictions.
system.cpu.fetch.icacheStallCycles 74381248 # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts 740847057 # Number of instructions fetch has processed
system.cpu.fetch.Branches 82068439 # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches 71730278 # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles 139388095 # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles 17359106 # Number of cycles fetch has spent squashing
system.cpu.fetch.BlockedCycles 63481916 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 31 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles 957 # Number of stall cycles due to pending traps
system.cpu.fetch.CacheLines 71588816 # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes 1228525 # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples 290282404 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean 2.552160 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev 3.199400 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0 150894309 51.98% 51.98% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1 11757724 4.05% 56.03% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2 15902063 5.48% 61.51% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3 15874475 5.47% 66.98% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4 13293221 4.58% 71.56% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5 15622251 5.38% 76.94% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6 6768599 2.33% 79.27% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7 3592047 1.24% 80.51% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8 56577715 19.49% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total 290282404 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate 0.282652 # Number of branch fetches per cycle
system.cpu.fetch.rate 2.551552 # Number of inst fetches per cycle
system.cpu.decode.IdleCycles 90540829 # Number of cycles decode is idle
system.cpu.decode.BlockedCycles 49762589 # Number of cycles decode is blocked
system.cpu.decode.RunCycles 127167334 # Number of cycles decode is running
system.cpu.decode.UnblockCycles 9782311 # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles 13029341 # Number of cycles decode is squashing
system.cpu.decode.BranchResolved 4494723 # Number of times decode resolved a branch
system.cpu.decode.BranchMispred 873 # Number of times decode detected a branch misprediction
system.cpu.decode.DecodedInsts 729210837 # Number of instructions handled by decode
system.cpu.decode.SquashedInsts 3260 # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles 13029341 # Number of cycles rename is squashing
system.cpu.rename.IdleCycles 98854754 # Number of cycles rename is idle
system.cpu.rename.BlockCycles 12652695 # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles 558 # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles 123369042 # Number of cycles rename is running
system.cpu.rename.UnblockCycles 42376014 # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts 715226972 # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents 244 # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents 32893526 # Number of times rename has blocked due to IQ full
system.cpu.rename.LSQFullEvents 4012041 # Number of times rename has blocked due to LSQ full
system.cpu.rename.RenamedOperands 545137745 # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups 939207717 # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups 939205613 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 2104 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 463854889 # Number of HB maps that are committed
system.cpu.rename.UndoneMaps 81282856 # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts 36 # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts 35 # count of temporary serializing insts renamed
system.cpu.rename.skidInsts 82693608 # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads 131825687 # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores 43890067 # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads 17591169 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 7047053 # Number of conflicting stores.
system.cpu.iq.iqInstsAdded 644543109 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 29 # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued 621562613 # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued 380292 # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined 77712656 # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined 42125820 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 12 # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples 290282404 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean 2.141234 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev 1.879500 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0 70571105 24.31% 24.31% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1 58751148 20.24% 44.55% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2 55824387 19.23% 63.78% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3 31456534 10.84% 74.62% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4 33062190 11.39% 86.01% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5 24005083 8.27% 94.28% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6 12272709 4.23% 98.51% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7 3831324 1.32% 99.83% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8 507924 0.17% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total 290282404 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu 4555010 86.10% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult 57 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 86.10% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead 523123 9.89% 95.99% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite 212105 4.01% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu 451240060 72.60% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult 7852 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 33 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 6 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt 5 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult 5 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 72.60% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead 128169032 20.62% 93.22% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite 42145620 6.78% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total 621562613 # Type of FU issued
system.cpu.iq.rate 2.140724 # Inst issue rate
system.cpu.iq.fu_busy_cnt 5290295 # FU busy when requested
system.cpu.iq.fu_busy_rate 0.008511 # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads 1539074805 # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes 722600568 # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses 609952454 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 3412 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 1900 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 1604 # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses 626851187 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 1721 # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads 11465807 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads 17311645 # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses 67694 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation 365195 # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores 4438746 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 5929 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked 50756 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles 13029341 # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles 1515549 # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles 101263 # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts 690142973 # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts 2399318 # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts 131825687 # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts 43890067 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 29 # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents 41006 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents 13792 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents 365195 # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect 4054325 # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect 604453 # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts 4658778 # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts 614025387 # Number of executed instructions
system.cpu.iew.iewExecLoadInsts 125753017 # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts 7537226 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 45599835 # number of nop insts executed
system.cpu.iew.exec_refs 167311882 # number of memory reference insts executed
system.cpu.iew.exec_branches 68605174 # Number of branches executed
system.cpu.iew.exec_stores 41558865 # Number of stores executed
system.cpu.iew.exec_rate 2.114765 # Inst execution rate
system.cpu.iew.wb_sent 611451889 # cumulative count of insts sent to commit
system.cpu.iew.wb_count 609954058 # cumulative count of insts written-back
system.cpu.iew.wb_producers 420339317 # num instructions producing a value
system.cpu.iew.wb_consumers 532241742 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate 2.100743 # insts written-back per cycle
system.cpu.iew.wb_fanout 0.789753 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 601856963 # The number of committed instructions
system.cpu.commit.commitSquashedInsts 88132303 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 17 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts 4138394 # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples 277253063 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean 2.170786 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev 2.607112 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0 91432186 32.98% 32.98% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1 75471271 27.22% 60.20% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2 31359713 11.31% 71.51% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3 9812345 3.54% 75.05% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4 10073105 3.63% 78.68% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5 21591836 7.79% 86.47% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6 5927353 2.14% 88.61% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7 2268519 0.82% 89.43% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8 29316735 10.57% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total 277253063 # Number of insts commited each cycle
system.cpu.commit.count 601856963 # Number of instructions committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 153965363 # Number of memory references committed
system.cpu.commit.loads 114514042 # Number of loads committed
system.cpu.commit.membars 0 # Number of memory barriers committed
system.cpu.commit.branches 62547159 # Number of branches committed
system.cpu.commit.fp_insts 1520 # Number of committed floating point instructions.
system.cpu.commit.int_insts 563954763 # Number of committed integer instructions.
system.cpu.commit.function_calls 1197610 # Number of function calls committed.
system.cpu.commit.bw_lim_events 29316735 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
system.cpu.rob.rob_reads 937861205 # The number of ROB reads
system.cpu.rob.rob_writes 1393014626 # The number of ROB writes
system.cpu.timesIdled 2237 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles 69174 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 565552443 # Number of Instructions Simulated
system.cpu.committedInsts_total 565552443 # Number of Instructions Simulated
system.cpu.cpi 0.513395 # CPI: Cycles Per Instruction
system.cpu.cpi_total 0.513395 # CPI: Total CPI of All Threads
system.cpu.ipc 1.947819 # IPC: Instructions Per Cycle
system.cpu.ipc_total 1.947819 # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads 864633877 # number of integer regfile reads
system.cpu.int_regfile_writes 501928899 # number of integer regfile writes
system.cpu.fp_regfile_reads 273 # number of floating regfile reads
system.cpu.fp_regfile_writes 57 # number of floating regfile writes
system.cpu.misc_regfile_reads 1 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
system.cpu.icache.replacements 36 # number of replacements
system.cpu.icache.tagsinuse 799.817467 # Cycle average of tags in use
system.cpu.icache.total_refs 71587538 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 941 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 76076.023379 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.occ_blocks::0 799.817467 # Average occupied blocks per context
system.cpu.icache.occ_percent::0 0.390536 # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits 71587538 # number of ReadReq hits
system.cpu.icache.demand_hits 71587538 # number of demand (read+write) hits
system.cpu.icache.overall_hits 71587538 # number of overall hits
system.cpu.icache.ReadReq_misses 1278 # number of ReadReq misses
system.cpu.icache.demand_misses 1278 # number of demand (read+write) misses
system.cpu.icache.overall_misses 1278 # number of overall misses
system.cpu.icache.ReadReq_miss_latency 45985500 # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency 45985500 # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency 45985500 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses 71588816 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses 71588816 # number of demand (read+write) accesses
system.cpu.icache.overall_accesses 71588816 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate 0.000018 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate 0.000018 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate 0.000018 # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency 35982.394366 # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency 35982.394366 # average overall miss latency
system.cpu.icache.overall_avg_miss_latency 35982.394366 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.writebacks 0 # number of writebacks
system.cpu.icache.ReadReq_mshr_hits 337 # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits 337 # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits 337 # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses 941 # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses 941 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses 941 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.icache.ReadReq_mshr_miss_latency 33582500 # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency 33582500 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency 33582500 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.ReadReq_mshr_miss_rate 0.000013 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate 0.000013 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate 0.000013 # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency 35688.097768 # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 35688.097768 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 35688.097768 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 470793 # number of replacements
system.cpu.dcache.tagsinuse 4093.950327 # Cycle average of tags in use
system.cpu.dcache.total_refs 151670470 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 474889 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 319.380887 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 126051000 # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::0 4093.950327 # Average occupied blocks per context
system.cpu.dcache.occ_percent::0 0.999500 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits 113522942 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits 38147524 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits 4 # number of LoadLockedReq hits
system.cpu.dcache.demand_hits 151670466 # number of demand (read+write) hits
system.cpu.dcache.overall_hits 151670466 # number of overall hits
system.cpu.dcache.ReadReq_misses 730602 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses 1303797 # number of WriteReq misses
system.cpu.dcache.demand_misses 2034399 # number of demand (read+write) misses
system.cpu.dcache.overall_misses 2034399 # number of overall misses
system.cpu.dcache.ReadReq_miss_latency 11799452000 # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency 19635094216 # number of WriteReq miss cycles
system.cpu.dcache.demand_miss_latency 31434546216 # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency 31434546216 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses 114253544 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses 39451321 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses 4 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.demand_accesses 153704865 # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses 153704865 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate 0.006395 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate 0.033048 # miss rate for WriteReq accesses
system.cpu.dcache.demand_miss_rate 0.013236 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate 0.013236 # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency 16150.314398 # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency 15059.932042 # average WriteReq miss latency
system.cpu.dcache.demand_avg_miss_latency 15451.514780 # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency 15451.514780 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 884996 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 236500 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 116 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 11 # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs 7629.275862 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets 21500 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.writebacks 423112 # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits 511747 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits 1047763 # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits 1559510 # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits 1559510 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses 218855 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses 256034 # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses 474889 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses 474889 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.dcache.ReadReq_mshr_miss_latency 1640196500 # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency 3028456494 # number of WriteReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency 4668652994 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency 4668652994 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.dcache.ReadReq_mshr_miss_rate 0.001916 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate 0.006490 # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate 0.003090 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate 0.003090 # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 7494.443810 # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 11828.337229 # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 9831.040504 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 9831.040504 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 74461 # number of replacements
system.cpu.l2cache.tagsinuse 17667.693378 # Cycle average of tags in use
system.cpu.l2cache.total_refs 478022 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 90361 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 5.290136 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.occ_blocks::0 1746.744701 # Average occupied blocks per context
system.cpu.l2cache.occ_blocks::1 15920.948677 # Average occupied blocks per context
system.cpu.l2cache.occ_percent::0 0.053306 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::1 0.485869 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits 186848 # number of ReadReq hits
system.cpu.l2cache.Writeback_hits 423112 # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits 196221 # number of ReadExReq hits
system.cpu.l2cache.demand_hits 383069 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits 383069 # number of overall hits
system.cpu.l2cache.ReadReq_misses 32948 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses 59813 # number of ReadExReq misses
system.cpu.l2cache.demand_misses 92761 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses 92761 # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency 1133336500 # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency 2066482500 # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency 3199819000 # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency 3199819000 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses 219796 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses 423112 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses 256034 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses 475830 # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses 475830 # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate 0.149903 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate 0.233614 # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate 0.194946 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate 0.194946 # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency 34397.732791 # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency 34549.052881 # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency 34495.305139 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency 34495.305139 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 460000 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 71 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs 6478.873239 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.writebacks 59333 # number of writebacks
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
system.cpu.l2cache.ReadReq_mshr_misses 32948 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses 59813 # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses 92761 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses 92761 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.l2cache.ReadReq_mshr_miss_latency 1022013500 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency 1878097000 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency 2900110500 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency 2900110500 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.149903 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.233614 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate 0.194946 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate 0.194946 # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31018.984460 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31399.478374 # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 31264.329837 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 31264.329837 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
|