1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
|
---------- Begin Simulation Statistics ----------
sim_seconds 0.056966 # Number of seconds simulated
sim_ticks 56966152500 # Number of ticks simulated
final_tick 56966152500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
host_inst_rate 83103 # Simulator instruction rate (inst/s)
host_op_rate 106277 # Simulator op (including micro ops) rate (op/s)
host_tick_rate 66756773 # Simulator tick rate (ticks/s)
host_mem_usage 309512 # Number of bytes of host memory used
host_seconds 853.34 # Real time elapsed on the host
sim_insts 70915150 # Number of instructions simulated
sim_ops 90690106 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
system.physmem.bytes_read::cpu.inst 285184 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data 7924672 # Number of bytes read from this memory
system.physmem.bytes_read::total 8209856 # Number of bytes read from this memory
system.physmem.bytes_inst_read::cpu.inst 285184 # Number of instructions bytes read from this memory
system.physmem.bytes_inst_read::total 285184 # Number of instructions bytes read from this memory
system.physmem.bytes_written::writebacks 5517504 # Number of bytes written to this memory
system.physmem.bytes_written::total 5517504 # Number of bytes written to this memory
system.physmem.num_reads::cpu.inst 4456 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 123823 # Number of read requests responded to by this memory
system.physmem.num_reads::total 128279 # Number of read requests responded to by this memory
system.physmem.num_writes::writebacks 86211 # Number of write requests responded to by this memory
system.physmem.num_writes::total 86211 # Number of write requests responded to by this memory
system.physmem.bw_read::cpu.inst 5006201 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.data 139111940 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::total 144118141 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu.inst 5006201 # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::total 5006201 # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_write::writebacks 96855830 # Write bandwidth from this memory (bytes/s)
system.physmem.bw_write::total 96855830 # Write bandwidth from this memory (bytes/s)
system.physmem.bw_total::writebacks 96855830 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.inst 5006201 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 139111940 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 240973971 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 128279 # Number of read requests accepted
system.physmem.writeReqs 86211 # Number of write requests accepted
system.physmem.readBursts 128279 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 86211 # Number of DRAM write bursts, including those merged in the write queue
system.physmem.bytesReadDRAM 8209472 # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ 384 # Total number of bytes read from write queue
system.physmem.bytesWritten 5515584 # Total number of bytes written to DRAM
system.physmem.bytesReadSys 8209856 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 5517504 # Total written bytes from the system interface side
system.physmem.servicedByWrQ 6 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
system.physmem.perBankRdBursts::0 8061 # Per bank write bursts
system.physmem.perBankRdBursts::1 8314 # Per bank write bursts
system.physmem.perBankRdBursts::2 8233 # Per bank write bursts
system.physmem.perBankRdBursts::3 8140 # Per bank write bursts
system.physmem.perBankRdBursts::4 8284 # Per bank write bursts
system.physmem.perBankRdBursts::5 8403 # Per bank write bursts
system.physmem.perBankRdBursts::6 8055 # Per bank write bursts
system.physmem.perBankRdBursts::7 7915 # Per bank write bursts
system.physmem.perBankRdBursts::8 8035 # Per bank write bursts
system.physmem.perBankRdBursts::9 7587 # Per bank write bursts
system.physmem.perBankRdBursts::10 7763 # Per bank write bursts
system.physmem.perBankRdBursts::11 7815 # Per bank write bursts
system.physmem.perBankRdBursts::12 7871 # Per bank write bursts
system.physmem.perBankRdBursts::13 7867 # Per bank write bursts
system.physmem.perBankRdBursts::14 7968 # Per bank write bursts
system.physmem.perBankRdBursts::15 7962 # Per bank write bursts
system.physmem.perBankWrBursts::0 5394 # Per bank write bursts
system.physmem.perBankWrBursts::1 5541 # Per bank write bursts
system.physmem.perBankWrBursts::2 5468 # Per bank write bursts
system.physmem.perBankWrBursts::3 5335 # Per bank write bursts
system.physmem.perBankWrBursts::4 5366 # Per bank write bursts
system.physmem.perBankWrBursts::5 5559 # Per bank write bursts
system.physmem.perBankWrBursts::6 5257 # Per bank write bursts
system.physmem.perBankWrBursts::7 5180 # Per bank write bursts
system.physmem.perBankWrBursts::8 5155 # Per bank write bursts
system.physmem.perBankWrBursts::9 5101 # Per bank write bursts
system.physmem.perBankWrBursts::10 5292 # Per bank write bursts
system.physmem.perBankWrBursts::11 5270 # Per bank write bursts
system.physmem.perBankWrBursts::12 5531 # Per bank write bursts
system.physmem.perBankWrBursts::13 5597 # Per bank write bursts
system.physmem.perBankWrBursts::14 5703 # Per bank write bursts
system.physmem.perBankWrBursts::15 5432 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
system.physmem.totGap 56966120500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
system.physmem.readPktSize::6 128279 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 86211 # Write request sizes (log2)
system.physmem.rdQLenPdf::0 116084 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::1 12167 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 22 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::15 648 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::16 663 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::17 4078 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::18 5185 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::19 5288 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::20 5314 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::21 5318 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::22 5319 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::23 5323 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::24 5324 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::25 5352 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::26 5373 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::27 5466 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::28 5451 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::29 5471 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30 5868 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 5446 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 5300 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::33 8 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::34 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
system.physmem.bytesPerActivate::samples 38803 # Bytes accessed per row activation
system.physmem.bytesPerActivate::mean 353.679870 # Bytes accessed per row activation
system.physmem.bytesPerActivate::gmean 214.740030 # Bytes accessed per row activation
system.physmem.bytesPerActivate::stdev 335.847890 # Bytes accessed per row activation
system.physmem.bytesPerActivate::0-127 12299 31.70% 31.70% # Bytes accessed per row activation
system.physmem.bytesPerActivate::128-255 8268 21.31% 53.00% # Bytes accessed per row activation
system.physmem.bytesPerActivate::256-383 4108 10.59% 63.59% # Bytes accessed per row activation
system.physmem.bytesPerActivate::384-511 2801 7.22% 70.81% # Bytes accessed per row activation
system.physmem.bytesPerActivate::512-639 2598 6.70% 77.50% # Bytes accessed per row activation
system.physmem.bytesPerActivate::640-767 1655 4.27% 81.77% # Bytes accessed per row activation
system.physmem.bytesPerActivate::768-895 1337 3.45% 85.22% # Bytes accessed per row activation
system.physmem.bytesPerActivate::896-1023 1145 2.95% 88.17% # Bytes accessed per row activation
system.physmem.bytesPerActivate::1024-1151 4592 11.83% 100.00% # Bytes accessed per row activation
system.physmem.bytesPerActivate::total 38803 # Bytes accessed per row activation
system.physmem.rdPerTurnAround::samples 5292 # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::mean 24.235639 # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::stdev 352.487123 # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::0-1023 5289 99.94% 99.94% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::1024-2047 1 0.02% 99.96% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::2048-3071 1 0.02% 99.98% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::24576-25599 1 0.02% 100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::total 5292 # Reads before turning the bus around for writes
system.physmem.wrPerTurnAround::samples 5292 # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::mean 16.285147 # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::gmean 16.266957 # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::stdev 0.809216 # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::16 4635 87.59% 87.59% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::17 6 0.11% 87.70% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::18 507 9.58% 97.28% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::19 117 2.21% 99.49% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::20 17 0.32% 99.81% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::21 4 0.08% 99.89% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::23 3 0.06% 99.94% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::24 1 0.02% 99.96% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::25 1 0.02% 99.98% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::28 1 0.02% 100.00% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::total 5292 # Writes before turning the bus around for reads
system.physmem.totQLat 1670425750 # Total ticks spent queuing
system.physmem.totMemAccLat 4075544500 # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat 641365000 # Total ticks spent in databus transfers
system.physmem.avgQLat 13022.43 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
system.physmem.avgMemAccLat 31772.43 # Average memory access latency per DRAM burst
system.physmem.avgRdBW 144.11 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 96.82 # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys 144.12 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 96.86 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil 1.88 # Data bus utilization in percentage
system.physmem.busUtilRead 1.13 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.76 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.03 # Average read queue length when enqueuing
system.physmem.avgWrQLen 23.35 # Average write queue length when enqueuing
system.physmem.readRowHits 111858 # Number of row buffer hits during reads
system.physmem.writeRowHits 63787 # Number of row buffer hits during writes
system.physmem.readRowHitRate 87.20 # Row buffer hit rate for reads
system.physmem.writeRowHitRate 73.99 # Row buffer hit rate for writes
system.physmem.avgGap 265588.70 # Average gap between requests
system.physmem.pageHitRate 81.89 # Row buffer hit rate, read and write combined
system.physmem_0.actEnergy 152953920 # Energy for activate commands per rank (pJ)
system.physmem_0.preEnergy 83457000 # Energy for precharge commands per rank (pJ)
system.physmem_0.readEnergy 510065400 # Energy for read commands per rank (pJ)
system.physmem_0.writeEnergy 279210240 # Energy for write commands per rank (pJ)
system.physmem_0.refreshEnergy 3720624960 # Energy for refresh commands per rank (pJ)
system.physmem_0.actBackEnergy 11616680655 # Energy for active background per rank (pJ)
system.physmem_0.preBackEnergy 23988608250 # Energy for precharge background per rank (pJ)
system.physmem_0.totalEnergy 40351600425 # Total energy per rank (pJ)
system.physmem_0.averagePower 708.364424 # Core power per rank (mW)
system.physmem_0.memoryStateTime::IDLE 39782190750 # Time in different power states
system.physmem_0.memoryStateTime::REF 1902160000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
system.physmem_0.memoryStateTime::ACT 15280128000 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
system.physmem_1.actEnergy 140358960 # Energy for activate commands per rank (pJ)
system.physmem_1.preEnergy 76584750 # Energy for precharge commands per rank (pJ)
system.physmem_1.readEnergy 490315800 # Energy for read commands per rank (pJ)
system.physmem_1.writeEnergy 279138960 # Energy for write commands per rank (pJ)
system.physmem_1.refreshEnergy 3720624960 # Energy for refresh commands per rank (pJ)
system.physmem_1.actBackEnergy 10974085740 # Energy for active background per rank (pJ)
system.physmem_1.preBackEnergy 24552288000 # Energy for precharge background per rank (pJ)
system.physmem_1.totalEnergy 40233397170 # Total energy per rank (pJ)
system.physmem_1.averagePower 706.289389 # Core power per rank (mW)
system.physmem_1.memoryStateTime::IDLE 40717988750 # Time in different power states
system.physmem_1.memoryStateTime::REF 1902160000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
system.physmem_1.memoryStateTime::ACT 14344414250 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
system.cpu.branchPred.lookups 14806373 # Number of BP lookups
system.cpu.branchPred.condPredicted 9910083 # Number of conditional branches predicted
system.cpu.branchPred.condIncorrect 383814 # Number of conditional branches incorrect
system.cpu.branchPred.BTBLookups 9538678 # Number of BTB lookups
system.cpu.branchPred.BTBHits 6734058 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
system.cpu.branchPred.BTBHitPct 70.597393 # BTB Hit Percentage
system.cpu.branchPred.usedRAS 1715002 # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect 3 # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
system.cpu.dtb.walker.walks 0 # Table walker walks requested
system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
system.cpu.dtb.read_hits 0 # DTB read hits
system.cpu.dtb.read_misses 0 # DTB read misses
system.cpu.dtb.write_hits 0 # DTB write hits
system.cpu.dtb.write_misses 0 # DTB write misses
system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
system.cpu.dtb.read_accesses 0 # DTB read accesses
system.cpu.dtb.write_accesses 0 # DTB write accesses
system.cpu.dtb.inst_accesses 0 # ITB inst accesses
system.cpu.dtb.hits 0 # DTB hits
system.cpu.dtb.misses 0 # DTB misses
system.cpu.dtb.accesses 0 # DTB accesses
system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
system.cpu.itb.walker.walks 0 # Table walker walks requested
system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
system.cpu.itb.inst_hits 0 # ITB inst hits
system.cpu.itb.inst_misses 0 # ITB inst misses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.write_hits 0 # DTB write hits
system.cpu.itb.write_misses 0 # DTB write misses
system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
system.cpu.itb.read_accesses 0 # DTB read accesses
system.cpu.itb.write_accesses 0 # DTB write accesses
system.cpu.itb.inst_accesses 0 # ITB inst accesses
system.cpu.itb.hits 0 # DTB hits
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 1946 # Number of system calls
system.cpu.numCycles 113932305 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 70915150 # Number of instructions committed
system.cpu.committedOps 90690106 # Number of ops (including micro ops) committed
system.cpu.discardedOps 1148486 # Number of ops (including micro ops) which were discarded before commit
system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
system.cpu.cpi 1.606600 # CPI: cycles per instruction
system.cpu.ipc 0.622432 # IPC: instructions per cycle
system.cpu.tickCycles 95622082 # Number of cycles that the object actually ticked
system.cpu.idleCycles 18310223 # Total number of cycles that the object has spent stopped
system.cpu.dcache.tags.replacements 156441 # number of replacements
system.cpu.dcache.tags.tagsinuse 4067.130215 # Cycle average of tags in use
system.cpu.dcache.tags.total_refs 42625643 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 160537 # Sample count of references to valid blocks.
system.cpu.dcache.tags.avg_refs 265.519120 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 822760500 # Cycle when the warmup percentage was hit.
system.cpu.dcache.tags.occ_blocks::cpu.data 4067.130215 # Average occupied blocks per requestor
system.cpu.dcache.tags.occ_percent::cpu.data 0.992952 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_percent::total 0.992952 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::0 44 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::1 1097 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::2 2955 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
system.cpu.dcache.tags.tag_accesses 86019473 # Number of tag accesses
system.cpu.dcache.tags.data_accesses 86019473 # Number of data accesses
system.cpu.dcache.ReadReq_hits::cpu.data 22868200 # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total 22868200 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data 19642188 # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total 19642188 # number of WriteReq hits
system.cpu.dcache.SoftPFReq_hits::cpu.data 83417 # number of SoftPFReq hits
system.cpu.dcache.SoftPFReq_hits::total 83417 # number of SoftPFReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data 15919 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 15919 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 15919 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 15919 # number of StoreCondReq hits
system.cpu.dcache.demand_hits::cpu.data 42510388 # number of demand (read+write) hits
system.cpu.dcache.demand_hits::total 42510388 # number of demand (read+write) hits
system.cpu.dcache.overall_hits::cpu.data 42593805 # number of overall hits
system.cpu.dcache.overall_hits::total 42593805 # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data 51522 # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total 51522 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data 207713 # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total 207713 # number of WriteReq misses
system.cpu.dcache.SoftPFReq_misses::cpu.data 44590 # number of SoftPFReq misses
system.cpu.dcache.SoftPFReq_misses::total 44590 # number of SoftPFReq misses
system.cpu.dcache.demand_misses::cpu.data 259235 # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total 259235 # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data 303825 # number of overall misses
system.cpu.dcache.overall_misses::total 303825 # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.data 1488627000 # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total 1488627000 # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::cpu.data 16793358000 # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::total 16793358000 # number of WriteReq miss cycles
system.cpu.dcache.demand_miss_latency::cpu.data 18281985000 # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency::total 18281985000 # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data 18281985000 # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total 18281985000 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data 22919722 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 22919722 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 19849901 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 19849901 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.SoftPFReq_accesses::cpu.data 128007 # number of SoftPFReq accesses(hits+misses)
system.cpu.dcache.SoftPFReq_accesses::total 128007 # number of SoftPFReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data 15919 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total 15919 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 15919 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 15919 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.demand_accesses::cpu.data 42769623 # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::total 42769623 # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses::cpu.data 42897630 # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total 42897630 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.002248 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.002248 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.010464 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total 0.010464 # miss rate for WriteReq accesses
system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.348340 # miss rate for SoftPFReq accesses
system.cpu.dcache.SoftPFReq_miss_rate::total 0.348340 # miss rate for SoftPFReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data 0.006061 # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total 0.006061 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.007083 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.007083 # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 28893.035985 # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_miss_latency::total 28893.035985 # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 80848.853948 # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::total 80848.853948 # average WriteReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data 70522.826779 # average overall miss latency
system.cpu.dcache.demand_avg_miss_latency::total 70522.826779 # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data 60172.747470 # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::total 60172.747470 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.writebacks::writebacks 128384 # number of writebacks
system.cpu.dcache.writebacks::total 128384 # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data 22002 # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total 22002 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data 100685 # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total 100685 # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits::cpu.data 122687 # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits::total 122687 # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits::cpu.data 122687 # number of overall MSHR hits
system.cpu.dcache.overall_mshr_hits::total 122687 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 29520 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 29520 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 107028 # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total 107028 # number of WriteReq MSHR misses
system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 23989 # number of SoftPFReq MSHR misses
system.cpu.dcache.SoftPFReq_mshr_misses::total 23989 # number of SoftPFReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data 136548 # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total 136548 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 160537 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 160537 # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 575604000 # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total 575604000 # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8480832000 # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::total 8480832000 # number of WriteReq MSHR miss cycles
system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1713530500 # number of SoftPFReq MSHR miss cycles
system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1713530500 # number of SoftPFReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::cpu.data 9056436000 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::total 9056436000 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10769966500 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total 10769966500 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001288 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.001288 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005392 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005392 # mshr miss rate for WriteReq accesses
system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.187404 # mshr miss rate for SoftPFReq accesses
system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.187404 # mshr miss rate for SoftPFReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.003193 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total 0.003193 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.003742 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.003742 # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 19498.780488 # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 19498.780488 # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 79239.376612 # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 79239.376612 # average WriteReq mshr miss latency
system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 71429.842845 # average SoftPFReq mshr miss latency
system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 71429.842845 # average SoftPFReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66324.193690 # average overall mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::total 66324.193690 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 67087.129447 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 67087.129447 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.tags.replacements 42871 # number of replacements
system.cpu.icache.tags.tagsinuse 1852.494475 # Cycle average of tags in use
system.cpu.icache.tags.total_refs 24951243 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 44913 # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs 555.546123 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.tags.occ_blocks::cpu.inst 1852.494475 # Average occupied blocks per requestor
system.cpu.icache.tags.occ_percent::cpu.inst 0.904538 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_percent::total 0.904538 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 2042 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0 76 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1 44 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::3 917 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::4 1005 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 0.997070 # Percentage of cache occupancy per task id
system.cpu.icache.tags.tag_accesses 50037227 # Number of tag accesses
system.cpu.icache.tags.data_accesses 50037227 # Number of data accesses
system.cpu.icache.ReadReq_hits::cpu.inst 24951243 # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total 24951243 # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst 24951243 # number of demand (read+write) hits
system.cpu.icache.demand_hits::total 24951243 # number of demand (read+write) hits
system.cpu.icache.overall_hits::cpu.inst 24951243 # number of overall hits
system.cpu.icache.overall_hits::total 24951243 # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst 44914 # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total 44914 # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst 44914 # number of demand (read+write) misses
system.cpu.icache.demand_misses::total 44914 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 44914 # number of overall misses
system.cpu.icache.overall_misses::total 44914 # number of overall misses
system.cpu.icache.ReadReq_miss_latency::cpu.inst 896931500 # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_latency::total 896931500 # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency::cpu.inst 896931500 # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency::total 896931500 # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency::cpu.inst 896931500 # number of overall miss cycles
system.cpu.icache.overall_miss_latency::total 896931500 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst 24996157 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total 24996157 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst 24996157 # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::total 24996157 # number of demand (read+write) accesses
system.cpu.icache.overall_accesses::cpu.inst 24996157 # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total 24996157 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.001797 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.001797 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.001797 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.001797 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.001797 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.001797 # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 19969.975954 # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_miss_latency::total 19969.975954 # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst 19969.975954 # average overall miss latency
system.cpu.icache.demand_avg_miss_latency::total 19969.975954 # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst 19969.975954 # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::total 19969.975954 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.writebacks::writebacks 42871 # number of writebacks
system.cpu.icache.writebacks::total 42871 # number of writebacks
system.cpu.icache.ReadReq_mshr_misses::cpu.inst 44914 # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total 44914 # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst 44914 # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total 44914 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 44914 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 44914 # number of overall MSHR misses
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 852018500 # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_latency::total 852018500 # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::cpu.inst 852018500 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::total 852018500 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::cpu.inst 852018500 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total 852018500 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.001797 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.001797 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.001797 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.001797 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.001797 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.001797 # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 18969.998219 # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 18969.998219 # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 18969.998219 # average overall mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::total 18969.998219 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 18969.998219 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::total 18969.998219 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 96387 # number of replacements
system.cpu.l2cache.tags.tagsinuse 29871.556792 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 162176 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 127540 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 1.271570 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.tags.occ_blocks::writebacks 26781.739932 # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_blocks::cpu.inst 1431.627084 # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_blocks::cpu.data 1658.189777 # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_percent::writebacks 0.817314 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.inst 0.043690 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.data 0.050604 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::total 0.911608 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 31153 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::0 191 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::1 1857 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::2 12727 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::3 15784 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::4 594 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.950714 # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.tag_accesses 3410152 # Number of tag accesses
system.cpu.l2cache.tags.data_accesses 3410152 # Number of data accesses
system.cpu.l2cache.WritebackDirty_hits::writebacks 128384 # number of WritebackDirty hits
system.cpu.l2cache.WritebackDirty_hits::total 128384 # number of WritebackDirty hits
system.cpu.l2cache.WritebackClean_hits::writebacks 39291 # number of WritebackClean hits
system.cpu.l2cache.WritebackClean_hits::total 39291 # number of WritebackClean hits
system.cpu.l2cache.ReadExReq_hits::cpu.data 4752 # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total 4752 # number of ReadExReq hits
system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 40444 # number of ReadCleanReq hits
system.cpu.l2cache.ReadCleanReq_hits::total 40444 # number of ReadCleanReq hits
system.cpu.l2cache.ReadSharedReq_hits::cpu.data 31900 # number of ReadSharedReq hits
system.cpu.l2cache.ReadSharedReq_hits::total 31900 # number of ReadSharedReq hits
system.cpu.l2cache.demand_hits::cpu.inst 40444 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data 36652 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total 77096 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst 40444 # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data 36652 # number of overall hits
system.cpu.l2cache.overall_hits::total 77096 # number of overall hits
system.cpu.l2cache.ReadExReq_misses::cpu.data 102276 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 102276 # number of ReadExReq misses
system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 4470 # number of ReadCleanReq misses
system.cpu.l2cache.ReadCleanReq_misses::total 4470 # number of ReadCleanReq misses
system.cpu.l2cache.ReadSharedReq_misses::cpu.data 21609 # number of ReadSharedReq misses
system.cpu.l2cache.ReadSharedReq_misses::total 21609 # number of ReadSharedReq misses
system.cpu.l2cache.demand_misses::cpu.inst 4470 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data 123885 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total 128355 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst 4470 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 123885 # number of overall misses
system.cpu.l2cache.overall_misses::total 128355 # number of overall misses
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 8270346500 # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total 8270346500 # number of ReadExReq miss cycles
system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 356128000 # number of ReadCleanReq miss cycles
system.cpu.l2cache.ReadCleanReq_miss_latency::total 356128000 # number of ReadCleanReq miss cycles
system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 1869505500 # number of ReadSharedReq miss cycles
system.cpu.l2cache.ReadSharedReq_miss_latency::total 1869505500 # number of ReadSharedReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst 356128000 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data 10139852000 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::total 10495980000 # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst 356128000 # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data 10139852000 # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::total 10495980000 # number of overall miss cycles
system.cpu.l2cache.WritebackDirty_accesses::writebacks 128384 # number of WritebackDirty accesses(hits+misses)
system.cpu.l2cache.WritebackDirty_accesses::total 128384 # number of WritebackDirty accesses(hits+misses)
system.cpu.l2cache.WritebackClean_accesses::writebacks 39291 # number of WritebackClean accesses(hits+misses)
system.cpu.l2cache.WritebackClean_accesses::total 39291 # number of WritebackClean accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 107028 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 107028 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 44914 # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::total 44914 # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 53509 # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::total 53509 # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst 44914 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 160537 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total 205451 # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst 44914 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 160537 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total 205451 # number of overall (read+write) accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.955600 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 0.955600 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.099524 # miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.099524 # miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.403839 # miss rate for ReadSharedReq accesses
system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.403839 # miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst 0.099524 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 0.771691 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total 0.624748 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.099524 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.771691 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.624748 # miss rate for overall accesses
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 80863.022605 # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 80863.022605 # average ReadExReq miss latency
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 79670.693512 # average ReadCleanReq miss latency
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 79670.693512 # average ReadCleanReq miss latency
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 86515.132584 # average ReadSharedReq miss latency
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 86515.132584 # average ReadSharedReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 79670.693512 # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 81848.908262 # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::total 81773.051303 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 79670.693512 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 81848.908262 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::total 81773.051303 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.writebacks::writebacks 86211 # number of writebacks
system.cpu.l2cache.writebacks::total 86211 # number of writebacks
system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 13 # number of ReadCleanReq MSHR hits
system.cpu.l2cache.ReadCleanReq_mshr_hits::total 13 # number of ReadCleanReq MSHR hits
system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 62 # number of ReadSharedReq MSHR hits
system.cpu.l2cache.ReadSharedReq_mshr_hits::total 62 # number of ReadSharedReq MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.inst 13 # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.data 62 # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits::total 75 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.inst 13 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.data 62 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::total 75 # number of overall MSHR hits
system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 96 # number of CleanEvict MSHR misses
system.cpu.l2cache.CleanEvict_mshr_misses::total 96 # number of CleanEvict MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 102276 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 102276 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 4457 # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::total 4457 # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 21547 # number of ReadSharedReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::total 21547 # number of ReadSharedReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst 4457 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 123823 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total 128280 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst 4457 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 123823 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 128280 # number of overall MSHR misses
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7247586500 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7247586500 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 310540000 # number of ReadCleanReq MSHR miss cycles
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 310540000 # number of ReadCleanReq MSHR miss cycles
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 1649696000 # number of ReadSharedReq MSHR miss cycles
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 1649696000 # number of ReadSharedReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 310540000 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8897282500 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::total 9207822500 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 310540000 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8897282500 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::total 9207822500 # number of overall MSHR miss cycles
system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.955600 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.955600 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.099234 # mshr miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.099234 # mshr miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.402680 # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.402680 # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.099234 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.771305 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::total 0.624382 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.099234 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.771305 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.624382 # mshr miss rate for overall accesses
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 70863.022605 # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 70863.022605 # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 69674.669060 # average ReadCleanReq mshr miss latency
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 69674.669060 # average ReadCleanReq mshr miss latency
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 76562.676939 # average ReadSharedReq mshr miss latency
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 76562.676939 # average ReadSharedReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69674.669060 # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71854.845223 # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::total 71779.096508 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69674.669060 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71854.845223 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 71779.096508 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.toL2Bus.snoop_filter.tot_requests 404763 # Total number of requests made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_requests 199348 # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_requests 7815 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.snoop_filter.tot_snoops 3362 # Total number of snoops made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_snoops 3333 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 29 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.trans_dist::ReadResp 98422 # Transaction distribution
system.cpu.toL2Bus.trans_dist::WritebackDirty 214595 # Transaction distribution
system.cpu.toL2Bus.trans_dist::WritebackClean 42871 # Transaction distribution
system.cpu.toL2Bus.trans_dist::CleanEvict 38233 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq 107028 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp 107028 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadCleanReq 44914 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadSharedReq 53509 # Transaction distribution
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 132698 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 477515 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total 610213 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 5618176 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 18490944 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size::total 24109120 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops 96387 # Total snoops (count)
system.cpu.toL2Bus.snoop_fanout::samples 301838 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::mean 0.037245 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev 0.189869 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0 290625 96.29% 96.29% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::1 11184 3.71% 99.99% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 29 0.01% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::total 301838 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 373636500 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.7 # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy 67388961 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
system.cpu.toL2Bus.respLayer1.occupancy 240839931 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.4 # Layer utilization (%)
system.membus.trans_dist::ReadResp 26003 # Transaction distribution
system.membus.trans_dist::WritebackDirty 86211 # Transaction distribution
system.membus.trans_dist::CleanEvict 6909 # Transaction distribution
system.membus.trans_dist::ReadExReq 102276 # Transaction distribution
system.membus.trans_dist::ReadExResp 102276 # Transaction distribution
system.membus.trans_dist::ReadSharedReq 26003 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 349678 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 349678 # Packet count per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 13727360 # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size::total 13727360 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
system.membus.snoop_fanout::samples 221399 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.membus.snoop_fanout::0 221399 100.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
system.membus.snoop_fanout::total 221399 # Request fanout histogram
system.membus.reqLayer0.occupancy 590619000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 1.0 # Layer utilization (%)
system.membus.respLayer1.occupancy 676896750 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 1.2 # Layer utilization (%)
---------- End Simulation Statistics ----------
|