summaryrefslogtreecommitdiff
path: root/RomImage
diff options
context:
space:
mode:
authorraywu <raywu@aaeon.com>2018-06-15 21:59:28 +0800
committerraywu <raywu@aaeon.com>2018-06-15 21:59:28 +0800
commitc9211368df9fd69e541b4f5b471c5dedb707e0b0 (patch)
treef64b83e8d6e5cac64900308e38373499b3622508 /RomImage
parent731a211c94ff6d5604d27c1e602cd1ac1b0694b3 (diff)
downloadzprj-c9211368df9fd69e541b4f5b471c5dedb707e0b0.tar.xz
PCH GPIO Porting
"F81866_FLOPPY_PORT_PRESENT" = 0 "F81866_PARALLEL_PORT_PRESENT" = 0
Diffstat (limited to 'RomImage')
-rw-r--r--RomImage/XmlFiles/Q87_8Mx2.xml4
1 files changed, 2 insertions, 2 deletions
diff --git a/RomImage/XmlFiles/Q87_8Mx2.xml b/RomImage/XmlFiles/Q87_8Mx2.xml
index 1340e4b..8595e3f 100644
--- a/RomImage/XmlFiles/Q87_8Mx2.xml
+++ b/RomImage/XmlFiles/Q87_8Mx2.xml
@@ -71,8 +71,8 @@
<MacSecDisable value="true" edit="false" visible="true" name="MACsec Disable" help_text="MACsec is a hop-by-hop network security solution. It provides Layer 2 encryption and authenticity/integrity protection for packets traveling between MACsec-enabled nodes of the network."/>
<LanPhyPcGp12Sel value="GPIO12 default is General Purpose (GP) output" value_list="GPIO12 default is General Purpose (GP) output,,GPIO12 is used in native mode as LANPHYPC" edit="false" visible="true" name="LAN PHY Power Control GPIO12 Select" help_text="Lan Phy Power"/>
<SmBusEnable value="true" edit="true" visible="true" name="Intel (R) ME SMBus Enable" help_text="Configures if Intel (R) ME SMBus is enabled."/>
- <SmLink0Enable value="true" edit="true" visible="true" name="SMLink0 Enable" help_text="Configures if SmLink0 is enabled."/>
- <SmLink1Enable value="true" edit="true" visible="true" name="SMLink1 Enable" help_text="Configures if SmLink1 is enabled."/>
+ <SmLink0Enable value="false" edit="true" visible="true" name="SMLink0 Enable" help_text="Configures if SmLink0 is enabled."/>
+ <SmLink1Enable value="false" edit="true" visible="true" name="SMLink1 Enable" help_text="Configures if SmLink1 is enabled."/>
</PchStrap0>
<PchStrap1 name="PCH Strap 1">
<TpmClockFrequency value="33MHz" value_list="20MHz,,33MHz" edit="true" visible="true" name="TPM Clock Frequency" help_text="This field identifies the frequency that should be used with the TPM on SPI (50MHz supported only on C610). This field is undefined if the TPM on SPI is disabled by softstrap."/>