1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
|
/** @file
Header file for PcieTraining Initialization Driver.
@copyright
Copyright (c) 2012 Intel Corporation. All rights reserved
This software and associated documentation (if any) is furnished
under a license and may only be used or copied in accordance
with the terms of the license. Except as permitted by such
license, no part of this software or documentation may be
reproduced, stored in a retrieval system, or transmitted in any
form or by any means without the express written consent of
Intel Corporation.
This file contains an 'Intel Peripheral Driver' and uniquely
identified as "Intel Reference Module" and is
licensed for Intel CPUs and chipsets under the terms of your
license agreement with Intel or your vendor. This file may
be modified by the user, subject to additional terms of the
license agreement
**/
#ifndef _PCIETRAINING_H_
#define _PCIETRAINING_H_
#include "EdkIIGluePeim.h"
#include "SaAccess.h"
#include "PciExpressInit.h"
#include EFI_PPI_DEPENDENCY (SaPlatformPolicy)
#include EFI_GUID_DEFINITION (SaDataHob)
///
/// Data structures
///
typedef struct {
PEG_PORT PegPort;
UINT32 EndPointVendorIdDeviceId;
BOOLEAN LinkIsGen3Capable;
UINT8 LaneList[SA_PEG_MAX_LANE];
UINT8 LaneListLength;
BOOLEAN EnableMargin;
BOOLEAN SkipMargin;
BOOLEAN FoundUsablePreset;
} PORT_INFO;
typedef struct {
INT8 Depth;
UINT8 Step;
UINT8 ReportedMargin;
UINT8 DoubleMargin;
} JITTER_SETTING;
typedef struct {
UINT8 Lane;
UINT32 InitialDs0Dac;
UINT32 InitialDs0Value;
INT32 Ds0MarginOffset;
UINT32 InitialDs1Dac;
UINT32 InitialDs1Value;
INT32 Ds1MarginOffset;
INT32 MaxUpMargin;
INT32 MaxDownMargin;
} VOC_STATE;
typedef enum {
LaneLevelRxJitter,
VocUp,
VocDown
} MARGIN_TEST_TYPE;
#define JITTER_LENGTH 25
#define JITTER_MARGIN_INITIAL_OFFSET 1
#define MARGIN_CONVERGANCE_ALLOWED_DELTA 100
#define MARGIN_CONVERGANCE_MIN_MATCHES 2
#define MARGIN_CONVERGANCE_MAX_REPEATS 30
#define SA_PEI_MONITOR_OFFSET 0xFED85000
///
/// Register Definitions
///
#define B_SA_PEG_LTSSMC_WIDTH_MASK 0xFFFFFFE0
#define R_SA_PEG_REUT_PH_CTR_OFFSET 0x444
#define B_SA_PEG_REUT_PH_CTR_PHYRESET_MASK 0x1
#define B_SA_PEG_REUT_PH_CTR_RESETMOD_MASK 0x2
#define B_SA_PEG_REUT_PH_CTR_AUTOCOMP_MASK 0x2000
#define R_SA_PEG_REUT_PH1_PIS_OFFSET 0x464
#define B_SA_PEG_REUT_PH1_PIS_ST_MASK 0x3F
#define B_SA_PEG_REUT_PH1_PIS_ST_STEP 0x8
#define B_SA_PEG_BCTRL_SRESET_MASK BIT6
#define V_SA_VCU_OPCODE_SET_TXJITTER_MUX 0x3002
#define V_SA_VCU_SEQID_SET_TXJITTER_MUX 0x00030003
#define R_SA_VCU_REUT_PH_CTR_ADDRESS_REV1 0x04448808
#define R_SA_VCU_REUT_PH_CTR_ADDRESS_REV2 0x04448080
#define R_SA_VCU_REUT_PH1_PIS_ADDRESS_REV1 0x04648808
#define R_SA_VCU_REUT_PH1_PIS_ADDRESS_REV2 0x04648080
///
/// Function Prototypes
///
UINT16
GetErrorTarget (
IN SA_PLATFORM_POLICY_PPI *SaPlatformPolicyPpi
);
VOID GetPortInfo (
OUT PORT_INFO *PortInfoList,
OUT UINT8 *PortInfoListLength,
OUT BOOLEAN *SkipBundle0
);
EFI_STATUS
RunMarginTest (
IN EFI_PEI_SERVICES **PeiServices,
IN SA_PLATFORM_POLICY_PPI *SaPlatformPolicyPpi,
IN SA_DATA_HOB *SaDataHob,
IN PEI_STALL_PPI *StallPpi,
IN UINT32 MonitorPort,
IN PORT_INFO *PortInfoList,
IN UINT8 PortInfoListLength,
IN MARGIN_TEST_TYPE MarginTest,
OUT INT32 *Margins
);
EFI_STATUS
LaneLevelJitterTest (
IN EFI_PEI_SERVICES **PeiServices,
IN SA_PLATFORM_POLICY_PPI *SaPlatformPolicyPpi,
IN SA_DATA_HOB *SaDataHob,
IN PEI_STALL_PPI *StallPpi,
IN UINT32 MonitorPort,
IN UINT8 *LaneList,
IN UINT8 LaneListLength,
IN PEG_PORT *PegPort,
IN UINT8 OriginalLinkSpeed,
IN UINT8 OriginalLinkWidth,
IN BOOLEAN TxJitterTest,
OUT INT32 *Margins
);
UINT32
SaPciePointTest (
IN EFI_PEI_SERVICES **PeiServices,
IN SA_PLATFORM_POLICY_PPI *SaPlatformPolicyPpi,
IN PEI_STALL_PPI *StallPpi,
IN UINT32 MonitorPort,
IN PEG_PORT *PegPort,
IN UINT32 InitialRecoveryCount
);
INT32
CalculateMarginDifference (
IN INT32 Margin1,
IN INT32 Margin2
);
INT32
InterpolateMargin (
IN UINT32 ErrorTarget,
IN UINT32 CurrentErrorCount,
IN UINT32 PreviousErrorCount,
IN INT32 FailingPoint
);
UINT32
NaturalLog (
IN UINT32 Input
);
VOID
PegGen3PresetSearch (
IN EFI_PEI_SERVICES **PeiServices,
IN SA_PLATFORM_POLICY_PPI *SaPlatformPolicyPpi,
IN PEI_STALL_PPI *StallPpi,
SA_DATA_HOB *SaDataHob
);
BOOLEAN
SaPolicyEnablesGen3 (
IN SA_PLATFORM_POLICY_PPI *SaPlatformPolicyPpi
);
EFI_STATUS
EnsureLinkIsHealthy (
IN EFI_PEI_SERVICES **PeiServices,
IN SA_PLATFORM_POLICY_PPI *SaPlatformPolicyPpi,
IN SA_DATA_HOB *SaDataHob,
IN PEI_STALL_PPI *StallPpi,
IN PEG_PORT *PegPort,
IN UINT8 OriginalLinkSpeed,
IN UINT8 OriginalLinkWidth
);
EFI_STATUS
WaitForL0 (
IN EFI_PEI_SERVICES **PeiServices,
IN PEI_STALL_PPI *StallPpi,
IN PEG_PORT *PegPort,
IN BOOLEAN UseVcu
);
EFI_STATUS
TogglePegSlotReset (
IN EFI_PEI_SERVICES **PeiServices,
IN PEI_STALL_PPI *StallPpi,
IN SA_PLATFORM_POLICY_PPI *SaPlatformPolicyPpi
);
EFI_STATUS
AssertPegSlotReset (
IN SA_PLATFORM_POLICY_PPI *SaPlatformPolicyPpi
);
EFI_STATUS
DeassertPegSlotReset (
IN SA_PLATFORM_POLICY_PPI *SaPlatformPolicyPpi
);
EFI_STATUS
RecoverLinkFailure (
IN EFI_PEI_SERVICES **PeiServices,
IN SA_PLATFORM_POLICY_PPI *SaPlatformPolicyPpi,
IN SA_DATA_HOB *SaDataHob,
IN PEI_STALL_PPI *StallPpi,
IN PEG_PORT *PegPort,
IN UINT8 OriginalLinkSpeed,
IN UINT8 OriginalLinkWidth
);
BOOLEAN
LinkIsDowngraded (
IN PEG_PORT *PegPort,
IN UINT8 OriginalLinkSpeed,
IN UINT8 OriginalLinkWidth
);
EFI_STATUS
SecondaryBusReset (
IN EFI_PEI_SERVICES **PeiServices,
IN PEI_STALL_PPI *StallPpi,
IN PEG_PORT *PegPort
);
EFI_STATUS
ResetPhyLayer (
IN EFI_PEI_SERVICES **PeiServices,
IN PEI_STALL_PPI *StallPpi,
IN PEG_PORT *PegPort
);
EFI_STATUS
RetrainLink (
IN EFI_PEI_SERVICES **PeiServices,
IN PEI_STALL_PPI *StallPpi,
IN PEG_PORT *PegPort
);
UINT8
GetNegotiatedWidth (
IN PEG_PORT *PegPort
);
EFI_STATUS
RecoverLinkWidth (
IN EFI_PEI_SERVICES **PeiServices,
IN PEI_STALL_PPI *StallPpi,
IN PEG_PORT *PegPort,
IN UINT8 OriginalLinkWidth
);
UINT8
GetLinkSpeed (
IN PEG_PORT *PegPort
);
EFI_STATUS
RecoverLinkSpeed (
IN EFI_PEI_SERVICES **PeiServices,
IN PEI_STALL_PPI *StallPpi,
IN PEG_PORT *PegPort,
IN UINT8 OriginalLinkSpeed
);
VOID
PcieTrainingWarmReset (
IN EFI_PEI_SERVICES **PeiServices
);
EFI_STATUS
SetJitterTolerance (
IN UINT8 *LaneList,
IN UINT8 LaneListLength,
IN UINT8 ReportedMargin
);
EFI_STATUS
SetRawJitterTolerance (
IN UINT8 *LaneList,
IN UINT8 LaneListLength,
IN UINT8 Step,
IN UINT8 Depth,
IN UINT8 DoubleMargin,
IN BOOLEAN EnableJitter
);
VOID
EnableTxJitterInjection (
IN UINT8 Lane,
IN BOOLEAN EnableTxJitter
);
VOID
ConfigureTxJitterMux (
IN UINT8 Lane,
IN UINT32 MchBar
);
EFI_STATUS
GetBundleList (
IN UINT8 *LaneList,
IN UINT8 LaneListLength,
OUT UINT8 *BundleList,
OUT UINT8 *BundleListLength
);
UINT32
OpenMonitor (
IN EFI_PEI_SERVICES **PeiServices,
IN SA_PLATFORM_POLICY_PPI *SaPlatformPolicyPpi,
IN PEI_STALL_PPI *StallPpi
);
VOID
CloseMonitor (
IN SA_PLATFORM_POLICY_PPI *SaPlatformPolicyPpi,
IN UINT32 MonitorPort
);
UINT32
SaPcieGetErrorCount (
IN UINT32 MonitorPort,
IN UINT8 PcieController
);
VOID
SaPcieClearErrorCount (
IN UINT32 MonitorPort,
IN EFI_PEI_SERVICES **PeiServices,
IN PEI_STALL_PPI *StallPpi
);
VOID
InitMonitor (
IN UINT32 MchBar,
IN UINT32 GdxcBar
);
VOID
TearDownMonitor (
IN UINT32 MchBar,
IN UINT32 GdxcBar
);
UINT32
EnableMonitor (
VOID
);
VOID
DisableMonitor (
VOID
);
VOID
FullMonitorReset (
IN UINT32 MonitorPort
);
VOID
ProgramMonitor (
IN UINT32 MonitorPort,
IN EFI_PEI_SERVICES **PeiServices,
IN PEI_STALL_PPI *StallPpi
);
VOID
GetLinkPartnerFullSwing (
IN UINT8 Lane,
OUT UINT8 *FullSwing
);
VOID
GetCoefficientsFromPreset (
IN UINT8 Preset,
IN UINT8 FullSwing,
OUT UINT8 *PreCursor,
OUT UINT8 *Cursor,
OUT UINT8 *PostCursor
);
VOID
SetPartnerTxCoefficients (
IN UINT8 Lane,
IN UINT8 *PreCursor,
IN UINT8 *Cursor,
IN UINT8 *PostCursor
);
#endif
|