diff options
author | Ard Biesheuvel <ard.biesheuvel@linaro.org> | 2015-12-14 07:55:46 +0000 |
---|---|---|
committer | abiesheuvel <abiesheuvel@Edk2> | 2015-12-14 07:55:46 +0000 |
commit | b12ef6b964f8fc0532432ebffd67748648487133 (patch) | |
tree | 69aeedd43946778b79658dd538908d849e6352fb /BaseTools/Scripts | |
parent | d910a704f84d645fd202ec1a7a2a68423d48fc88 (diff) | |
download | edk2-platforms-b12ef6b964f8fc0532432ebffd67748648487133.tar.xz |
BaseTools RVCT: use scatter file to enforce minimum section alignment
Up until SVN r18540, GenFw created invalid PE/COFF binaries for the ARM
architecture, by allowing PE/COFF .data sections to appear at offsets
that were not aligned to the global PE/COFF section alignment. The
reason for this was that the relocation metadata emitted by RVCT's
armlink only contains dynamic absolute relocations, so it is impossible
to recalculate relative relocations between .text and .data, and so the
relative offset between the two needs to be preserved.
Since r18540, we do align .data to the PE/COFF section alignment,
resulting in potentially corrupt PE/COFF binaries unless .data happens
to appear at a 32-byte aligned offset. So let's introduce a RVCT scatter
file that sets this alignment for the ELF .data section (and subsequent
.bss section).
At the same time, set the start offset to 0x220 bytes (which is the size
of our 32-bit PE/COFF header) so that the memory layouts are identical
between ELF and PE/COFF. Also add a 4 KB aligned version that can be
used to build DXE_RUNTIME_DRIVER modules with runtime memory protection
enabled.
Contributed-under: TianoCore Contribution Agreement 1.0
Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org>
Reviewed-by: Eugene Cohen <eugene@hp.com>
Reviewed-by: Liming Gao <liming.gao@intel.com>
git-svn-id: https://svn.code.sf.net/p/edk2/code/trunk/edk2@19235 6f19259b-4bc3-4df7-8a09-765794883524
Diffstat (limited to 'BaseTools/Scripts')
-rw-r--r-- | BaseTools/Scripts/Rvct-Align32.sct | 25 | ||||
-rw-r--r-- | BaseTools/Scripts/Rvct-Align4K.sct | 25 |
2 files changed, 50 insertions, 0 deletions
diff --git a/BaseTools/Scripts/Rvct-Align32.sct b/BaseTools/Scripts/Rvct-Align32.sct new file mode 100644 index 0000000000..4f29ad416b --- /dev/null +++ b/BaseTools/Scripts/Rvct-Align32.sct @@ -0,0 +1,25 @@ +/** @file
+
+ Copyright (c) 2015, Linaro Ltd. All rights reserved.<BR>
+
+ This program and the accompanying materials are licensed and made available under
+ the terms and conditions of the BSD License that accompanies this distribution.
+ The full text of the license may be found at
+ http://opensource.org/licenses/bsd-license.php.
+
+ THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
+ WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
+
+**/
+
+REGION 0x220 RELOC {
+ ER_RO +0 ALIGN 32 {
+ * (+RO)
+ }
+ ER_RW +0 ALIGN 32 {
+ * (+RW)
+ }
+ ER_ZI +0 {
+ * (+ZI)
+ }
+}
diff --git a/BaseTools/Scripts/Rvct-Align4K.sct b/BaseTools/Scripts/Rvct-Align4K.sct new file mode 100644 index 0000000000..83f5a0d5e4 --- /dev/null +++ b/BaseTools/Scripts/Rvct-Align4K.sct @@ -0,0 +1,25 @@ +/** @file
+
+ Copyright (c) 2015, Linaro Ltd. All rights reserved.<BR>
+
+ This program and the accompanying materials are licensed and made available under
+ the terms and conditions of the BSD License that accompanies this distribution.
+ The full text of the license may be found at
+ http://opensource.org/licenses/bsd-license.php.
+
+ THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
+ WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
+
+**/
+
+REGION 0x1000 RELOC {
+ ER_RO +0 ALIGN 4096 {
+ * (+RO)
+ }
+ ER_RW +0 ALIGN 4096 {
+ * (+RW)
+ }
+ ER_ZI +0 {
+ * (+ZI)
+ }
+}
|