diff options
author | Gabe Black <gblack@eecs.umich.edu> | 2010-06-02 12:58:14 -0500 |
---|---|---|
committer | Gabe Black <gblack@eecs.umich.edu> | 2010-06-02 12:58:14 -0500 |
commit | cd0a6a1303d204bd9c594e40c71ad67adb0cd092 (patch) | |
tree | fc4ec4ce44f14623ffd939b980f61c7cf100130a | |
parent | 65f5204325f22ae8cc2b42da5ef046c55acf2a9d (diff) | |
download | gem5-cd0a6a1303d204bd9c594e40c71ad67adb0cd092.tar.xz |
ARM: Implement the VFP version of vneg.
-rw-r--r-- | src/arch/arm/isa/formats/fp.isa | 16 | ||||
-rw-r--r-- | src/arch/arm/isa/insts/fp.isa | 24 |
2 files changed, 39 insertions, 1 deletions
diff --git a/src/arch/arm/isa/formats/fp.isa b/src/arch/arm/isa/formats/fp.isa index 2222b1e62..080174318 100644 --- a/src/arch/arm/isa/formats/fp.isa +++ b/src/arch/arm/isa/formats/fp.isa @@ -558,7 +558,21 @@ let {{ } case 0x1: if (opc3 == 1) { - return new WarnUnimplemented("vneg", machInst); + uint32_t vd; + uint32_t vm; + if (bits(machInst, 8) == 0) { + vd = bits(machInst, 22) | (bits(machInst, 15, 12) << 1); + vm = bits(machInst, 5) | (bits(machInst, 3, 0) << 1); + return new VnegS(machInst, + (IntRegIndex)vd, (IntRegIndex)vm); + } else { + vd = (bits(machInst, 22) << 5) | + (bits(machInst, 15, 12) << 1); + vm = (bits(machInst, 5) << 5) | + (bits(machInst, 3, 0) << 1); + return new VnegD(machInst, + (IntRegIndex)vd, (IntRegIndex)vm); + } } else { return new WarnUnimplemented("vsqrt", machInst); } diff --git a/src/arch/arm/isa/insts/fp.isa b/src/arch/arm/isa/insts/fp.isa index ef79ea420..bffdde235 100644 --- a/src/arch/arm/isa/insts/fp.isa +++ b/src/arch/arm/isa/insts/fp.isa @@ -258,4 +258,28 @@ let {{ header_output += RegRegRegOpDeclare.subst(vmulDIop); decoder_output += RegRegRegOpConstructor.subst(vmulDIop); exec_output += PredOpExecute.subst(vmulDIop); + + vnegSCode = ''' + FpDest = -FpOp1; + ''' + vnegSIop = InstObjParams("vnegs", "VnegS", "RegRegOp", + { "code": vnegSCode, + "predicate_test": predicateTest }, []) + header_output += RegRegOpDeclare.subst(vnegSIop); + decoder_output += RegRegOpConstructor.subst(vnegSIop); + exec_output += PredOpExecute.subst(vnegSIop); + + vnegDCode = ''' + IntDoubleUnion cOp1, cDest; + cOp1.bits = ((uint64_t)FpOp1P0.uw | ((uint64_t)FpOp1P1.uw << 32)); + cDest.fp = -cOp1.fp; + FpDestP0.uw = cDest.bits; + FpDestP1.uw = cDest.bits >> 32; + ''' + vnegDIop = InstObjParams("vnegd", "VnegD", "RegRegOp", + { "code": vnegDCode, + "predicate_test": predicateTest }, []) + header_output += RegRegOpDeclare.subst(vnegDIop); + decoder_output += RegRegOpConstructor.subst(vnegDIop); + exec_output += PredOpExecute.subst(vnegDIop); }}; |