diff options
author | Gabe Black <gblack@eecs.umich.edu> | 2010-06-02 12:58:14 -0500 |
---|---|---|
committer | Gabe Black <gblack@eecs.umich.edu> | 2010-06-02 12:58:14 -0500 |
commit | 41012d2418fd355f15488131cc95ee8e4a6302f8 (patch) | |
tree | e95845667028480540cf16b60d45a1a56072cd19 | |
parent | a430f749cefb75f58d1d1c9692e2b53f1f5252bf (diff) | |
download | gem5-41012d2418fd355f15488131cc95ee8e4a6302f8.tar.xz |
ARM: Implement VCVT between double and single width FP.
-rw-r--r-- | src/arch/arm/isa/formats/fp.isa | 11 | ||||
-rw-r--r-- | src/arch/arm/isa/insts/fp.isa | 25 |
2 files changed, 34 insertions, 2 deletions
diff --git a/src/arch/arm/isa/formats/fp.isa b/src/arch/arm/isa/formats/fp.isa index 47703a7a0..e92757096 100644 --- a/src/arch/arm/isa/formats/fp.isa +++ b/src/arch/arm/isa/formats/fp.isa @@ -616,8 +616,15 @@ let {{ return new WarnUnimplemented("vcmp, vcmpe", machInst); case 0x7: if (opc3 == 0x3) { - // Between double and single precision. - return new WarnUnimplemented("vcvt", machInst); + if (single) { + vm = (IntRegIndex)(bits(machInst, 5) | + (bits(machInst, 3, 0) << 1)); + return new VcvtFpSFpD(machInst, vd, vm); + } else { + vd = (IntRegIndex)(bits(machInst, 22) | + (bits(machInst, 15, 12) << 1)); + return new VcvtFpDFpS(machInst, vd, vm); + } } break; case 0x8: diff --git a/src/arch/arm/isa/insts/fp.isa b/src/arch/arm/isa/insts/fp.isa index 35d0405e9..9969e6711 100644 --- a/src/arch/arm/isa/insts/fp.isa +++ b/src/arch/arm/isa/insts/fp.isa @@ -678,4 +678,29 @@ let {{ header_output += RegRegOpDeclare.subst(vcvtFpSIntDIop); decoder_output += RegRegOpConstructor.subst(vcvtFpSIntDIop); exec_output += PredOpExecute.subst(vcvtFpSIntDIop); + + vcvtFpSFpDCode = ''' + IntDoubleUnion cDest; + cDest.fp = FpOp1; + FpDestP0.uw = cDest.bits; + FpDestP1.uw = cDest.bits >> 32; + ''' + vcvtFpSFpDIop = InstObjParams("vcvt", "VcvtFpSFpD", "RegRegOp", + { "code": vcvtFpSFpDCode, + "predicate_test": predicateTest }, []) + header_output += RegRegOpDeclare.subst(vcvtFpSFpDIop); + decoder_output += RegRegOpConstructor.subst(vcvtFpSFpDIop); + exec_output += PredOpExecute.subst(vcvtFpSFpDIop); + + vcvtFpDFpSCode = ''' + IntDoubleUnion cOp1; + cOp1.bits = ((uint64_t)FpOp1P0.uw | ((uint64_t)FpOp1P1.uw << 32)); + FpDest = cOp1.fp; + ''' + vcvtFpDFpSIop = InstObjParams("vcvt", "VcvtFpDFpS", "RegRegOp", + { "code": vcvtFpDFpSCode, + "predicate_test": predicateTest }, []) + header_output += RegRegOpDeclare.subst(vcvtFpDFpSIop); + decoder_output += RegRegOpConstructor.subst(vcvtFpDFpSIop); + exec_output += PredOpExecute.subst(vcvtFpDFpSIop); }}; |