diff options
author | Gabe Black <gabeblack@google.com> | 2019-11-04 15:05:18 -0800 |
---|---|---|
committer | Gabe Black <gabeblack@google.com> | 2019-11-07 22:50:22 +0000 |
commit | 27c262735cb6d33b01e21e1f3ba73a32965024b9 (patch) | |
tree | ddb25f3b8cc72dcd6a37aa5ec042c90496bc85f3 | |
parent | 434047e2c3200b6b249c206fb2a4a306225b473e (diff) | |
download | gem5-27c262735cb6d33b01e21e1f3ba73a32965024b9.tar.xz |
arm: Set the number of FloatRegs to zero.
ARM no longer uses the floating point register file and uses the
vector registers instead. This avoids checkpointing a bunch of unused
registers, making it hard to tell where floating point instructions
are keeping their values, etc.
Change-Id: I23145ba750f1dd9ff5b815395e073c410120840d
Reviewed-on: https://gem5-review.googlesource.com/c/public/gem5/+/22524
Reviewed-by: Giacomo Travaglini <giacomo.travaglini@arm.com>
Maintainer: Giacomo Travaglini <giacomo.travaglini@arm.com>
Tested-by: kokoro <noreply+kokoro@google.com>
-rw-r--r-- | src/arch/arm/registers.hh | 3 |
1 files changed, 1 insertions, 2 deletions
diff --git a/src/arch/arm/registers.hh b/src/arch/arm/registers.hh index 75945ad81..a97a4ce25 100644 --- a/src/arch/arm/registers.hh +++ b/src/arch/arm/registers.hh @@ -83,14 +83,13 @@ const int NumIntArchRegs = NUM_ARCH_INTREGS; // The number of single precision floating point registers const int NumFloatV7ArchRegs = 64; const int NumFloatV8ArchRegs = 128; -const int NumFloatSpecialRegs = 32; const int NumVecV7ArchRegs = 64; const int NumVecV8ArchRegs = 32; const int NumVecSpecialRegs = 8; const int NumVecIntrlvRegs = 4; const int NumIntRegs = NUM_INTREGS; -const int NumFloatRegs = NumFloatV8ArchRegs + NumFloatSpecialRegs; +const int NumFloatRegs = 0; // Float values are stored in the VecRegs const int NumVecRegs = NumVecV8ArchRegs + NumVecSpecialRegs + NumVecIntrlvRegs; const int VECREG_UREG0 = 32; const int NumVecPredRegs = 18; // P0-P15, FFR, UREG0 |