diff options
author | Gabe Black <gabeblack@google.com> | 2018-10-15 20:45:45 -0700 |
---|---|---|
committer | Gabe Black <gabeblack@google.com> | 2018-10-17 20:15:26 +0000 |
commit | 1c508a206f9e91aad52ef6b009940f622884f58a (patch) | |
tree | e2ba992f2f14294c73f1f996cc05ab6beed008a5 | |
parent | e086e74a79df938351a742c0eaebff602c4ad97d (diff) | |
download | gem5-1c508a206f9e91aad52ef6b009940f622884f58a.tar.xz |
arch: Get rid of the unused type AnyReg.
This type is defined for all the ISAs but isn't used by anything.
Change-Id: I659a0c5abc7883d82fedd1cac2cd103612d315c8
Reviewed-on: https://gem5-review.googlesource.com/c/13539
Reviewed-by: Andreas Sandberg <andreas.sandberg@arm.com>
Maintainer: Andreas Sandberg <andreas.sandberg@arm.com>
-rw-r--r-- | src/arch/alpha/registers.hh | 7 | ||||
-rw-r--r-- | src/arch/arm/registers.hh | 7 | ||||
-rw-r--r-- | src/arch/mips/registers.hh | 6 | ||||
-rw-r--r-- | src/arch/power/registers.hh | 6 | ||||
-rw-r--r-- | src/arch/sparc/registers.hh | 7 | ||||
-rw-r--r-- | src/arch/x86/registers.hh | 7 |
6 files changed, 0 insertions, 40 deletions
diff --git a/src/arch/alpha/registers.hh b/src/arch/alpha/registers.hh index 151ea7d7c..53ade4719 100644 --- a/src/arch/alpha/registers.hh +++ b/src/arch/alpha/registers.hh @@ -66,13 +66,6 @@ using VecRegContainer = VecReg::Container; // This has to be one to prevent warnings that are treated as errors constexpr unsigned NumVecRegs = 1; -union AnyReg -{ - IntReg intreg; - FloatReg fpreg; - MiscReg ctrlreg; -}; - enum MiscRegIndex { MISCREG_FPCR = NumInternalProcRegs, diff --git a/src/arch/arm/registers.hh b/src/arch/arm/registers.hh index 0a617e4dc..e7defd182 100644 --- a/src/arch/arm/registers.hh +++ b/src/arch/arm/registers.hh @@ -119,13 +119,6 @@ const int SyscallNumReg = ReturnValueReg; const int SyscallPseudoReturnReg = ReturnValueReg; const int SyscallSuccessReg = ReturnValueReg; -typedef union { - IntReg intreg; - FloatReg fpreg; - CCReg ccreg; - MiscReg ctrlreg; -} AnyReg; - } // namespace ArmISA #endif diff --git a/src/arch/mips/registers.hh b/src/arch/mips/registers.hh index b44283d35..55c2dee03 100644 --- a/src/arch/mips/registers.hh +++ b/src/arch/mips/registers.hh @@ -299,12 +299,6 @@ using VecRegContainer = VecReg::Container; // This has to be one to prevent warnings that are treated as errors constexpr unsigned NumVecRegs = 1; -typedef union { - IntReg intreg; - FloatReg fpreg; - MiscReg ctrlreg; -} AnyReg; - } // namespace MipsISA #endif diff --git a/src/arch/power/registers.hh b/src/arch/power/registers.hh index 4e8c9e9f4..adbaae539 100644 --- a/src/arch/power/registers.hh +++ b/src/arch/power/registers.hh @@ -95,12 +95,6 @@ const int SyscallNumReg = 0; const int SyscallPseudoReturnReg = 3; const int SyscallSuccessReg = 3; -typedef union { - IntReg intreg; - FloatReg fpreg; - MiscReg ctrlreg; -} AnyReg; - enum MiscIntRegNums { INTREG_CR = NumIntArchRegs, INTREG_XER, diff --git a/src/arch/sparc/registers.hh b/src/arch/sparc/registers.hh index 596fdf4d0..a7f4d2a15 100644 --- a/src/arch/sparc/registers.hh +++ b/src/arch/sparc/registers.hh @@ -62,13 +62,6 @@ using VecRegContainer = VecReg::Container; // This has to be one to prevent warnings that are treated as errors constexpr unsigned NumVecRegs = 1; -typedef union -{ - IntReg intReg; - FloatReg fpreg; - MiscReg ctrlreg; -} AnyReg; - // semantically meaningful register indices const int ZeroReg = 0; // architecturally meaningful // the rest of these depend on the ABI diff --git a/src/arch/x86/registers.hh b/src/arch/x86/registers.hh index 9db3349f0..c2977f8a2 100644 --- a/src/arch/x86/registers.hh +++ b/src/arch/x86/registers.hh @@ -107,13 +107,6 @@ constexpr unsigned NumVecRegs = 1; //technically for x87 (80 bits) or at all for xmm (128 bits) typedef double FloatReg; typedef uint64_t FloatRegBits; -typedef union -{ - IntReg intReg; - FloatReg fpReg; - CCReg ccReg; - MiscReg ctrlReg; -} AnyReg; } // namespace X86ISA |