summaryrefslogtreecommitdiff
path: root/configs/example/fs.py
diff options
context:
space:
mode:
authorLisa Hsu <Lisa.Hsu@amd.com>2010-02-25 10:13:40 -0800
committerLisa Hsu <Lisa.Hsu@amd.com>2010-02-25 10:13:40 -0800
commita70f70ccbff28e80f247507204fa3d1eff8b1baf (patch)
tree876ca766760cc1a96b40317858c84e2167bbfd5d /configs/example/fs.py
parentee20a7c0bddf1f2a1913ddb176910bdce4c13b9c (diff)
downloadgem5-a70f70ccbff28e80f247507204fa3d1eff8b1baf.tar.xz
configs: pull out cache configuration code from se.py and fs.py.
Most of these frontend configurations share cache configuration code, pull it out so that changes to caches don't have to require changing multiple config files.
Diffstat (limited to 'configs/example/fs.py')
-rw-r--r--configs/example/fs.py15
1 files changed, 2 insertions, 13 deletions
diff --git a/configs/example/fs.py b/configs/example/fs.py
index 23285e101..c0b434eb3 100644
--- a/configs/example/fs.py
+++ b/configs/example/fs.py
@@ -44,6 +44,7 @@ from FSConfig import *
from SysPaths import *
from Benchmarks import *
import Simulation
+import CacheConfig
from Caches import *
# Get paths we might need. It's expected this file is in m5/configs/example.
@@ -120,11 +121,7 @@ if options.kernel is not None:
if options.script is not None:
test_sys.readfile = options.script
-if options.l2cache:
- test_sys.l2 = L2Cache(size = '2MB')
- test_sys.tol2bus = Bus()
- test_sys.l2.cpu_side = test_sys.tol2bus.port
- test_sys.l2.mem_side = test_sys.membus.port
+CacheConfig.config_cache(options, system)
test_sys.cpu = [TestCPUClass(cpu_id=i) for i in xrange(np)]
@@ -136,14 +133,6 @@ if options.caches or options.l2cache:
test_sys.iocache.mem_side = test_sys.membus.port
for i in xrange(np):
- if options.caches:
- test_sys.cpu[i].addPrivateSplitL1Caches(L1Cache(size = '32kB'),
- L1Cache(size = '64kB'))
- if options.l2cache:
- test_sys.cpu[i].connectMemPorts(test_sys.tol2bus)
- else:
- test_sys.cpu[i].connectMemPorts(test_sys.membus)
-
if options.fastmem:
test_sys.cpu[i].physmem_port = test_sys.physmem.port