diff options
author | Steve Reinhardt <stever@eecs.umich.edu> | 2005-02-25 12:41:08 -0500 |
---|---|---|
committer | Steve Reinhardt <stever@eecs.umich.edu> | 2005-02-25 12:41:08 -0500 |
commit | 368882a847955c712c9248eaf0fe569228c8e0fb (patch) | |
tree | ac9baa598a93113e4cd8b00fd2f78119314474d9 /docs | |
parent | 107233adf166ef9a376358283073c697686e07c7 (diff) | |
download | gem5-368882a847955c712c9248eaf0fe569228c8e0fb.tar.xz |
Fix timing modeling of faults: functionally the very next instruction after
a faulting instruction is the fault handler, which appears as an independent
instruction to the timing model. New code will stall fetch and not fetch the
fault handler as long as there's a faulting instruction in the pipeline (i.e.,
the faulting inst has to commit first).
Also fix Ali's bad-address assertion that doesn't apply to full system.
Added some more debugging support in the process. Hopefully we'll move to the new
cpu model soon and we won't need it anymore.
arch/alpha/alpha_memory.cc:
Reorganize lookup() so we can trace the result of the lookup as well.
arch/alpha/isa_traits.hh:
Add NoopMachInst (so we can insert them in the pipeline on ifetch faults).
base/traceflags.py:
Replace "Dispatch" flag with "Pipeline" (since I added similar
DPRINTFs in other pipe stages).
cpu/exetrace.cc:
Change default for printing mis-speculated instructions to true (since
that's often what we want, and right now you can't change it from the
command line...).
--HG--
extra : convert_revision : a29a98a373076d62bbbb1d6f40ba51ecae436dbc
Diffstat (limited to 'docs')
0 files changed, 0 insertions, 0 deletions