diff options
author | Giacomo Travaglini <giacomo.travaglini@arm.com> | 2018-09-25 17:37:06 +0100 |
---|---|---|
committer | Giacomo Travaglini <giacomo.travaglini@arm.com> | 2018-10-01 15:47:55 +0000 |
commit | 30746da58f3dbcb37df6214999ad48cb7df1cc4a (patch) | |
tree | 097ef94a83f7fc0d8bb60aec450b8322f6bee9cc /src/arch/arm/ArmISA.py | |
parent | 312f44831f45c363bb1a97fdc601cb5efc8d5652 (diff) | |
download | gem5-30746da58f3dbcb37df6214999ad48cb7df1cc4a.tar.xz |
arch-arm: Implement AArch64 ID_AA64MMFR2_EL1 register
This patch implements AArch64 Memory Model Feature Register 2
(from ARMv8.2)
Change-Id: I16d9acaf620fac6d1206e208bd143daec1657daf
Signed-off-by: Giacomo Travaglini <giacomo.travaglini@arm.com>
Reviewed-by: Andreas Sandberg <andreas.sandberg@arm.com>
Reviewed-on: https://gem5-review.googlesource.com/13066
Maintainer: Andreas Sandberg <andreas.sandberg@arm.com>
Diffstat (limited to 'src/arch/arm/ArmISA.py')
-rw-r--r-- | src/arch/arm/ArmISA.py | 2 |
1 files changed, 2 insertions, 0 deletions
diff --git a/src/arch/arm/ArmISA.py b/src/arch/arm/ArmISA.py index 78dd04330..52c42cb95 100644 --- a/src/arch/arm/ArmISA.py +++ b/src/arch/arm/ArmISA.py @@ -111,6 +111,8 @@ class ArmISA(SimObject): # Reserved for future expansion id_aa64mmfr1_el1 = Param.UInt64(0x0000000000000000, "AArch64 Memory Model Feature Register 1") + id_aa64mmfr2_el1 = Param.UInt64(0x0000000000000000, + "AArch64 Memory Model Feature Register 2") # Any access (read/write) to an unimplemented # Implementation Defined registers is not causing an Undefined Instruction. |