diff options
author | Giacomo Travaglini <giacomo.travaglini@arm.com> | 2019-01-18 17:14:56 +0000 |
---|---|---|
committer | Giacomo Travaglini <giacomo.travaglini@arm.com> | 2019-01-23 14:08:55 +0000 |
commit | 51aba755390f96a7f1d997b1849bd47072823dea (patch) | |
tree | ef44039597cb235602b4a6bd0834f70aace41f57 /src/arch/arm/insts | |
parent | e1ef0270da9626bd45f4ad1375c9a3d8bccd6fa7 (diff) | |
download | gem5-51aba755390f96a7f1d997b1849bd47072823dea.tar.xz |
arch-arm: Remove SWP and SWPB instructions
The SWP and SWPB instructions have been removed from AArch32. It was
previously (ARMv7) possible to enable them with the ID_ISAR0.Swap bits,
which are now hardcoded to 0b0000 (SWP and SWPB not implemented)
Change-Id: Ic32b534454a7e0f7494a6f0b5e11182c65b3fe24
Signed-off-by: Giacomo Travaglini <giacomo.travaglini@arm.com>
Reviewed-by: Andreas Sandberg <andreas.sandberg@arm.com>
Reviewed-on: https://gem5-review.googlesource.com/c/15815
Maintainer: Andreas Sandberg <andreas.sandberg@arm.com>
Diffstat (limited to 'src/arch/arm/insts')
-rw-r--r-- | src/arch/arm/insts/mem.cc | 14 | ||||
-rw-r--r-- | src/arch/arm/insts/mem.hh | 17 |
2 files changed, 0 insertions, 31 deletions
diff --git a/src/arch/arm/insts/mem.cc b/src/arch/arm/insts/mem.cc index 3b57aae64..9cc9af025 100644 --- a/src/arch/arm/insts/mem.cc +++ b/src/arch/arm/insts/mem.cc @@ -78,20 +78,6 @@ MemoryReg::printOffset(std::ostream &os) const } string -Swap::generateDisassembly(Addr pc, const SymbolTable *symtab) const -{ - stringstream ss; - printMnemonic(ss); - printIntReg(ss, dest); - ss << ", "; - printIntReg(ss, op1); - ss << ", ["; - printIntReg(ss, base); - ss << "]"; - return ss.str(); -} - -string RfeOp::generateDisassembly(Addr pc, const SymbolTable *symtab) const { stringstream ss; diff --git a/src/arch/arm/insts/mem.hh b/src/arch/arm/insts/mem.hh index da4dac3f3..0c82acfcf 100644 --- a/src/arch/arm/insts/mem.hh +++ b/src/arch/arm/insts/mem.hh @@ -47,23 +47,6 @@ namespace ArmISA { -class Swap : public PredOp -{ - protected: - IntRegIndex dest; - IntRegIndex op1; - IntRegIndex base; - - Swap(const char *mnem, ExtMachInst _machInst, OpClass __opClass, - IntRegIndex _dest, IntRegIndex _op1, IntRegIndex _base) - : PredOp(mnem, _machInst, __opClass), - dest(_dest), op1(_op1), base(_base) - {} - - std::string generateDisassembly( - Addr pc, const SymbolTable *symtab) const override; -}; - class MightBeMicro : public PredOp { protected: |