diff options
author | Gabe Black <gblack@eecs.umich.edu> | 2010-06-02 12:58:01 -0500 |
---|---|---|
committer | Gabe Black <gblack@eecs.umich.edu> | 2010-06-02 12:58:01 -0500 |
commit | 81fdced83f21db2fc1da1541365166fbd5918027 (patch) | |
tree | 977dffd524f89206f9607b8b9f82ede94e42db20 /src/arch/arm/isa/insts | |
parent | 321d3a6e8c9ed9511f7944c8ad8dbd16508cb5ad (diff) | |
download | gem5-81fdced83f21db2fc1da1541365166fbd5918027.tar.xz |
ARM: Define the load instructions from outside the decoder.
Diffstat (limited to 'src/arch/arm/isa/insts')
-rw-r--r-- | src/arch/arm/isa/insts/basic.isa | 34 | ||||
-rw-r--r-- | src/arch/arm/isa/insts/insts.isa | 47 | ||||
-rw-r--r-- | src/arch/arm/isa/insts/ldr.isa | 143 | ||||
-rw-r--r-- | src/arch/arm/isa/insts/mem.isa | 143 |
4 files changed, 367 insertions, 0 deletions
diff --git a/src/arch/arm/isa/insts/basic.isa b/src/arch/arm/isa/insts/basic.isa new file mode 100644 index 000000000..5864f67f7 --- /dev/null +++ b/src/arch/arm/isa/insts/basic.isa @@ -0,0 +1,34 @@ +// -*- mode:c++ -*- + +// Copyright (c) 2007-2008 The Florida State University +// All rights reserved. +// +// Redistribution and use in source and binary forms, with or without +// modification, are permitted provided that the following conditions are +// met: redistributions of source code must retain the above copyright +// notice, this list of conditions and the following disclaimer; +// redistributions in binary form must reproduce the above copyright +// notice, this list of conditions and the following disclaimer in the +// documentation and/or other materials provided with the distribution; +// neither the name of the copyright holders nor the names of its +// contributors may be used to endorse or promote products derived from +// this software without specific prior written permission. +// +// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS +// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT +// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR +// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT +// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, +// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT +// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, +// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY +// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT +// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE +// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. +// +// Authors: Stephen Hines + +// Declarations for execute() methods. +def template BasicExecDeclare {{ + Fault execute(%(CPU_exec_context)s *, Trace::InstRecord *) const; +}}; diff --git a/src/arch/arm/isa/insts/insts.isa b/src/arch/arm/isa/insts/insts.isa new file mode 100644 index 000000000..8c1304af0 --- /dev/null +++ b/src/arch/arm/isa/insts/insts.isa @@ -0,0 +1,47 @@ +// -*- mode:c++ -*- + +// Copyright (c) 2010 ARM Limited +// All rights reserved +// +// The license below extends only to copyright in the software and shall +// not be construed as granting a license to any other intellectual +// property including but not limited to intellectual property relating +// to a hardware implementation of the functionality of the software +// licensed hereunder. You may use the software subject to the license +// terms below provided that you ensure that this notice is replicated +// unmodified and in its entirety in all distributions of the software, +// modified or unmodified, in source code or in binary form. +// +// Redistribution and use in source and binary forms, with or without +// modification, are permitted provided that the following conditions are +// met: redistributions of source code must retain the above copyright +// notice, this list of conditions and the following disclaimer; +// redistributions in binary form must reproduce the above copyright +// notice, this list of conditions and the following disclaimer in the +// documentation and/or other materials provided with the distribution; +// neither the name of the copyright holders nor the names of its +// contributors may be used to endorse or promote products derived from +// this software without specific prior written permission. +// +// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS +// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT +// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR +// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT +// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, +// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT +// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, +// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY +// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT +// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE +// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. +// +// Authors: Gabe Black + +//Basic forms of various templates +##include "basic.isa" + +//Useful bits shared by memory instructions +##include "mem.isa" + +//Loads of a single item +##include "ldr.isa" diff --git a/src/arch/arm/isa/insts/ldr.isa b/src/arch/arm/isa/insts/ldr.isa new file mode 100644 index 000000000..17f8bdef4 --- /dev/null +++ b/src/arch/arm/isa/insts/ldr.isa @@ -0,0 +1,143 @@ +// -*- mode:c++ -*- + +// Copyright (c) 2010 ARM Limited +// All rights reserved +// +// The license below extends only to copyright in the software and shall +// not be construed as granting a license to any other intellectual +// property including but not limited to intellectual property relating +// to a hardware implementation of the functionality of the software +// licensed hereunder. You may use the software subject to the license +// terms below provided that you ensure that this notice is replicated +// unmodified and in its entirety in all distributions of the software, +// modified or unmodified, in source code or in binary form. +// +// Redistribution and use in source and binary forms, with or without +// modification, are permitted provided that the following conditions are +// met: redistributions of source code must retain the above copyright +// notice, this list of conditions and the following disclaimer; +// redistributions in binary form must reproduce the above copyright +// notice, this list of conditions and the following disclaimer in the +// documentation and/or other materials provided with the distribution; +// neither the name of the copyright holders nor the names of its +// contributors may be used to endorse or promote products derived from +// this software without specific prior written permission. +// +// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS +// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT +// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR +// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT +// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, +// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT +// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, +// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY +// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT +// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE +// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. +// +// Authors: Gabe Black + +let {{ + + header_output = "" + decoder_output = "" + exec_output = "" + + def loadImmClassName(post, add, writeback, \ + size=4, sign=False, user=False): + return memClassName("LOAD_IMM", post, add, writeback, + size, sign, user) + + def loadRegClassName(post, add, writeback, \ + size=4, sign=False, user=False): + return memClassName("LOAD_REG", post, add, writeback, + size, sign, user) + + def emitLoad(name, Name, imm, eaCode, accCode, memFlags, instFlags, base): + global header_output, decoder_output, exec_output + + (newHeader, + newDecoder, + newExec) = newLoadStoreBase(name, Name, imm, + eaCode, accCode, + memFlags, instFlags, + base, execTemplateBase = 'Load') + + header_output += newHeader + decoder_output += newDecoder + exec_output += newExec + + def buildImmLoad(mnem, post, add, writeback, \ + size=4, sign=False, user=False): + name = mnem + Name = loadImmClassName(post, add, writeback, \ + size, sign, user) + + if add: + op = " +" + else: + op = " -" + + offset = op + " imm" + eaCode = "EA = Base" + if not post: + eaCode += offset + eaCode += ";" + + accCode = "Dest = Mem%s;\n" % buildMemSuffix(sign, size) + if writeback: + accCode += "Base = Base %s;\n" % offset + base = buildMemBase("MemoryNewImm", post, writeback) + + emitLoad(name, Name, True, eaCode, accCode, [], [], base) + + def buildRegLoad(mnem, post, add, writeback, \ + size=4, sign=False, user=False): + name = mnem + Name = loadRegClassName(post, add, writeback, + size, sign, user) + + if add: + op = " +" + else: + op = " -" + + offset = op + " shift_rm_imm(Index, shiftAmt," + \ + " shiftType, CondCodes<29:>)" + eaCode = "EA = Base" + if not post: + eaCode += offset + eaCode += ";" + + accCode = "Dest = Mem%s;\n" % buildMemSuffix(sign, size) + if writeback: + accCode += "Base = Base %s;\n" % offset + base = buildMemBase("MemoryNewReg", post, writeback) + + emitLoad(name, Name, False, eaCode, accCode, [], [], base) + + def buildLoads(mnem, size=4, sign=False, user=False): + buildImmLoad(mnem, True, True, True, size, sign, user) + buildRegLoad(mnem, True, True, True, size, sign, user) + buildImmLoad(mnem, True, False, True, size, sign, user) + buildRegLoad(mnem, True, False, True, size, sign, user) + buildImmLoad(mnem, False, True, True, size, sign, user) + buildRegLoad(mnem, False, True, True, size, sign, user) + buildImmLoad(mnem, False, False, True, size, sign, user) + buildRegLoad(mnem, False, False, True, size, sign, user) + buildImmLoad(mnem, False, True, False, size, sign, user) + buildRegLoad(mnem, False, True, False, size, sign, user) + buildImmLoad(mnem, False, False, False, size, sign, user) + buildRegLoad(mnem, False, False, False, size, sign, user) + + buildLoads("ldr") + buildLoads("ldrt", user=True) + buildLoads("ldrb", size=1) + buildLoads("ldrbt", size=1, user=True) + buildLoads("ldrsb", size=1, sign=True) + buildLoads("ldrsbt", size=1, sign=True, user=True) + buildLoads("ldrh", size=2) + buildLoads("ldrht", size=2, user=True) + buildLoads("hdrsh", size=2, sign=True) + buildLoads("ldrsht", size=2, sign=True, user=True) +}}; diff --git a/src/arch/arm/isa/insts/mem.isa b/src/arch/arm/isa/insts/mem.isa new file mode 100644 index 000000000..698f95adb --- /dev/null +++ b/src/arch/arm/isa/insts/mem.isa @@ -0,0 +1,143 @@ +// -*- mode:c++ -*- + +// Copyright (c) 2010 ARM Limited +// All rights reserved +// +// The license below extends only to copyright in the software and shall +// not be construed as granting a license to any other intellectual +// property including but not limited to intellectual property relating +// to a hardware implementation of the functionality of the software +// licensed hereunder. You may use the software subject to the license +// terms below provided that you ensure that this notice is replicated +// unmodified and in its entirety in all distributions of the software, +// modified or unmodified, in source code or in binary form. +// +// Redistribution and use in source and binary forms, with or without +// modification, are permitted provided that the following conditions are +// met: redistributions of source code must retain the above copyright +// notice, this list of conditions and the following disclaimer; +// redistributions in binary form must reproduce the above copyright +// notice, this list of conditions and the following disclaimer in the +// documentation and/or other materials provided with the distribution; +// neither the name of the copyright holders nor the names of its +// contributors may be used to endorse or promote products derived from +// this software without specific prior written permission. +// +// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS +// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT +// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR +// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT +// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, +// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT +// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, +// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY +// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT +// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE +// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. +// +// Authors: Gabe Black + +let {{ + def newLoadStoreBase(name, Name, imm, eaCode, accCode, memFlags, + instFlags, base = 'MemoryNew', execTemplateBase = ''): + # Make sure flags are in lists (convert to lists if not). + memFlags = makeList(memFlags) + instFlags = makeList(instFlags) + + # This shouldn't be part of the eaCode, but until the exec templates + # are converted over it's the easiest place to put it. + eaCode += '\n unsigned memAccessFlags = ' + if memFlags: + eaCode += (string.join(memFlags, '|') + ';') + else: + eaCode += '0;' + + predicateTest = 'testPredicate(CondCodes, condCode)' + + iop = InstObjParams(name, Name, base, + {'ea_code': eaCode, + 'memacc_code': accCode, + 'predicate_test': predicateTest}, + instFlags) + + fullExecTemplate = eval(execTemplateBase + 'Execute') + initiateAccTemplate = eval(execTemplateBase + 'InitiateAcc') + completeAccTemplate = eval(execTemplateBase + 'CompleteAcc') + + if imm: + declareTemplate = LoadStoreImmDeclare + constructTemplate = LoadStoreImmConstructor + else: + declareTemplate = LoadStoreRegDeclare + constructTemplate = LoadStoreRegConstructor + + # (header_output, decoder_output, decode_block, exec_output) + return (declareTemplate.subst(iop), + constructTemplate.subst(iop), + fullExecTemplate.subst(iop) + + initiateAccTemplate.subst(iop) + + completeAccTemplate.subst(iop)) + + def memClassName(base, post, add, writeback, \ + size=4, sign=False, user=False): + Name = base + + if post: + Name += '_PY' + else: + Name += '_PN' + + if add: + Name += '_AY' + else: + Name += '_AN' + + if writeback: + Name += '_WY' + else: + Name += '_WN' + + Name += ('_SZ%d' % size) + + if sign: + Name += '_SY' + else: + Name += '_SN' + + if user: + Name += '_UY' + else: + Name += '_UN' + + return Name + + def buildMemSuffix(sign, size): + if size == 4: + memSuffix = '' + elif size == 2: + if sign: + memSuffix = '.sh' + else: + memSuffix = '.uh' + elif size == 1: + if sign: + memSuffix = '.sb' + else: + memSuffix = '.ub' + else: + raise Exception, "Unrecognized size for load %d" % size + + return memSuffix + + def buildMemBase(base, post, writeback): + if post and writeback: + base = "MemoryNewPostIndex<%s>" % base + elif not post and writeback: + base = "MemoryNewPreIndex<%s>" % base + elif not post and not writeback: + base = "MemoryNewOffset<%s>" % base + else: + raise Exception, "Illegal combination of post and writeback" + return base +}}; + |