summaryrefslogtreecommitdiff
path: root/src/arch/arm
diff options
context:
space:
mode:
authorGabe Black <gblack@eecs.umich.edu>2010-06-02 12:58:08 -0500
committerGabe Black <gblack@eecs.umich.edu>2010-06-02 12:58:08 -0500
commit6aa229386dcd8b6d15529a0acdf8e3040dfeb337 (patch)
treea8ec8aa6fc3aae1f9fdb9a0aecae6d6b53569eed /src/arch/arm
parent7ff24c877750a24507afb87eebe14cd1df40a5fa (diff)
downloadgem5-6aa229386dcd8b6d15529a0acdf8e3040dfeb337.tar.xz
ARM: Implement a function to decode CP15 registers to MiscReg indices.
Diffstat (limited to 'src/arch/arm')
-rw-r--r--src/arch/arm/SConscript1
-rw-r--r--src/arch/arm/isa.hh10
-rw-r--r--src/arch/arm/miscregs.cc323
-rw-r--r--src/arch/arm/miscregs.hh91
4 files changed, 422 insertions, 3 deletions
diff --git a/src/arch/arm/SConscript b/src/arch/arm/SConscript
index 7580aa272..a4aa1c020 100644
--- a/src/arch/arm/SConscript
+++ b/src/arch/arm/SConscript
@@ -54,6 +54,7 @@ if env['TARGET_ISA'] == 'arm':
Source('insts/misc.cc')
Source('insts/pred_inst.cc')
Source('insts/static_inst.cc')
+ Source('miscregs.cc')
Source('nativetrace.cc')
Source('pagetable.cc')
Source('tlb.cc')
diff --git a/src/arch/arm/isa.hh b/src/arch/arm/isa.hh
index c64f7bef9..080298158 100644
--- a/src/arch/arm/isa.hh
+++ b/src/arch/arm/isa.hh
@@ -152,6 +152,11 @@ namespace ArmISA
cpsr.t = 0;
return cpsr;
}
+ if (misc_reg >= MISCREG_CP15_UNIMP_START &&
+ misc_reg < MISCREG_CP15_END) {
+ panic("Unimplemented CP15 register %s read.\n",
+ miscRegName[misc_reg]);
+ }
return readMiscRegNoEffect(misc_reg);
}
@@ -205,6 +210,11 @@ namespace ArmISA
tc->setNextPC(npc);
}
+ if (misc_reg >= MISCREG_CP15_UNIMP_START &&
+ misc_reg < MISCREG_CP15_END) {
+ panic("Unimplemented CP15 register %s wrote with %#x.\n",
+ miscRegName[misc_reg], val);
+ }
return setMiscRegNoEffect(misc_reg, val);
}
diff --git a/src/arch/arm/miscregs.cc b/src/arch/arm/miscregs.cc
new file mode 100644
index 000000000..f5d888ff6
--- /dev/null
+++ b/src/arch/arm/miscregs.cc
@@ -0,0 +1,323 @@
+/*
+ * Copyright (c) 2010 ARM Limited
+ * All rights reserved
+ *
+ * The license below extends only to copyright in the software and shall
+ * not be construed as granting a license to any other intellectual
+ * property including but not limited to intellectual property relating
+ * to a hardware implementation of the functionality of the software
+ * licensed hereunder. You may use the software subject to the license
+ * terms below provided that you ensure that this notice is replicated
+ * unmodified and in its entirety in all distributions of the software,
+ * modified or unmodified, in source code or in binary form.
+ *
+ * Redistribution and use in source and binary forms, with or without
+ * modification, are permitted provided that the following conditions are
+ * met: redistributions of source code must retain the above copyright
+ * notice, this list of conditions and the following disclaimer;
+ * redistributions in binary form must reproduce the above copyright
+ * notice, this list of conditions and the following disclaimer in the
+ * documentation and/or other materials provided with the distribution;
+ * neither the name of the copyright holders nor the names of its
+ * contributors may be used to endorse or promote products derived from
+ * this software without specific prior written permission.
+ *
+ * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
+ * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
+ * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
+ * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
+ * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
+ * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
+ * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
+ * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
+ * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
+ * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
+ * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
+ *
+ * Authors: Gabe Black
+ */
+
+#include "arch/arm/miscregs.hh"
+
+namespace ArmISA
+{
+
+MiscRegIndex
+decodeCP15Reg(unsigned crn, unsigned opc1, unsigned crm, unsigned opc2)
+{
+ switch (crn) {
+ case 0:
+ switch (opc1) {
+ case 0:
+ switch (crm) {
+ case 0:
+ switch (opc2) {
+ case 1:
+ return MISCREG_CTR;
+ case 2:
+ return MISCREG_TCMTR;
+ case 4:
+ return MISCREG_MPUIR;
+ case 5:
+ return MISCREG_MPIDR;
+ default:
+ return MISCREG_MIDR;
+ }
+ break;
+ case 1:
+ switch (opc2) {
+ case 0:
+ return MISCREG_ID_PFR0;
+ case 1:
+ return MISCREG_ID_PFR1;
+ case 2:
+ return MISCREG_ID_DFR0;
+ case 3:
+ return MISCREG_ID_AFR0;
+ case 4:
+ return MISCREG_ID_MMFR0;
+ case 5:
+ return MISCREG_ID_MMFR1;
+ case 6:
+ return MISCREG_ID_MMFR2;
+ case 7:
+ return MISCREG_ID_MMFR3;
+ }
+ break;
+ case 2:
+ switch (opc2) {
+ case 0:
+ return MISCREG_ID_ISAR0;
+ case 1:
+ return MISCREG_ID_ISAR1;
+ case 2:
+ return MISCREG_ID_ISAR2;
+ case 3:
+ return MISCREG_ID_ISAR3;
+ case 4:
+ return MISCREG_ID_ISAR4;
+ case 5:
+ return MISCREG_ID_ISAR5;
+ case 6:
+ case 7:
+ return MISCREG_RAZ; // read as zero
+ }
+ break;
+ default:
+ return MISCREG_RAZ; // read as zero
+ }
+ break;
+ case 1:
+ if (crm == 0) {
+ switch (opc2) {
+ case 0:
+ return MISCREG_CCSIDR;
+ case 1:
+ return MISCREG_CLIDR;
+ case 7:
+ return MISCREG_AIDR;
+ }
+ }
+ break;
+ case 2:
+ if (crm == 0 && opc2 == 0) {
+ return MISCREG_CSSELR;
+ }
+ break;
+ }
+ break;
+ case 1:
+ if (opc1 == 0 && crm == 0) {
+ switch (opc2) {
+ case 0:
+ return MISCREG_SCTLR;
+ case 1:
+ return MISCREG_ACTLR;
+ case 0x2:
+ return MISCREG_CPACR;
+ }
+ }
+ break;
+ case 5:
+ if (opc1 == 0) {
+ if (crm == 0) {
+ if (opc2 == 0) {
+ return MISCREG_DFSR;
+ } else if (opc2 == 1) {
+ return MISCREG_IFSR;
+ }
+ } else if (crm == 1) {
+ if (opc2 == 0) {
+ return MISCREG_ADFSR;
+ } else if (opc2 == 1) {
+ return MISCREG_AIFSR;
+ }
+ }
+ }
+ break;
+ case 6:
+ if (opc1 == 0) {
+ switch (crm) {
+ case 0:
+ switch (opc2) {
+ case 0:
+ return MISCREG_DFAR;
+ case 2:
+ return MISCREG_IFAR;
+ }
+ break;
+ case 1:
+ switch (opc2) {
+ case 0:
+ return MISCREG_DRBAR;
+ case 1:
+ return MISCREG_IRBAR;
+ case 2:
+ return MISCREG_DRSR;
+ case 3:
+ return MISCREG_IRSR;
+ case 4:
+ return MISCREG_DRACR;
+ case 5:
+ return MISCREG_IRACR;
+ }
+ break;
+ case 2:
+ if (opc2 == 0) {
+ return MISCREG_RGNR;
+ }
+ }
+ }
+ break;
+ case 7:
+ if (opc1 == 0) {
+ switch (crm) {
+ case 0:
+ if (opc2 == 4) {
+ return MISCREG_NOP;
+ }
+ break;
+ case 1:
+ switch (opc2) {
+ case 0:
+ return MISCREG_ICIALLUIS;
+ case 6:
+ return MISCREG_BPIALLIS;
+ }
+ break;
+ case 5:
+ switch (opc2) {
+ case 0:
+ return MISCREG_ICIALLU;
+ case 1:
+ return MISCREG_ICIMVAU;
+ case 4:
+ return MISCREG_CP15ISB;
+ case 6:
+ return MISCREG_BPIALL;
+ case 7:
+ return MISCREG_BPIMVA;
+ }
+ break;
+ case 6:
+ if (opc2 == 1) {
+ return MISCREG_DCIMVAC;
+ } else if (opc2 == 2) {
+ return MISCREG_DCISW;
+ }
+ break;
+ case 10:
+ switch (opc2) {
+ case 1:
+ return MISCREG_DCCMVAC;
+ case 2:
+ return MISCREG_MCCSW;
+ case 4:
+ return MISCREG_CP15DSB;
+ case 5:
+ return MISCREG_CP15DMB;
+ }
+ break;
+ case 11:
+ if (opc2 == 1) {
+ return MISCREG_DCCMVAU;
+ }
+ break;
+ case 13:
+ if (opc2 == 1) {
+ return MISCREG_NOP;
+ }
+ break;
+ case 14:
+ if (opc2 == 1) {
+ return MISCREG_DCCIMVAC;
+ } else if (opc2 == 2) {
+ return MISCREG_DCCISW;
+ }
+ break;
+ }
+ }
+ break;
+ case 9:
+ if (opc1 >= 0 && opc1 <= 7) {
+ switch (crm) {
+ case 0:
+ case 1:
+ case 2:
+ case 5:
+ case 6:
+ case 7:
+ case 8:
+ //Reserved for Branch Predictor, Cache and TCM operations
+ case 12:
+ case 13:
+ case 14:
+ case 15:
+ // Reserved for Performance monitors
+ break;
+ }
+ }
+ break;
+ case 11:
+ if (opc1 >= 0 && opc1 <=7) {
+ switch (crm) {
+ case 0:
+ case 1:
+ case 2:
+ case 3:
+ case 4:
+ case 5:
+ case 6:
+ case 7:
+ case 8:
+ case 15:
+ // Reserved for DMA operations for TCM access
+ break;
+ }
+ }
+ break;
+ case 13:
+ if (opc1 == 0) {
+ if (crm == 0) {
+ switch (crm) {
+ case 1:
+ return MISCREG_CONTEXTIDR;
+ case 2:
+ return MISCREG_TPIDRURW;
+ case 3:
+ return MISCREG_TPIDRURO;
+ case 4:
+ return MISCREG_TPIDRPRW;
+ }
+ }
+ }
+ break;
+ case 15:
+ // Implementation defined
+ break;
+ }
+ // Unrecognized register
+ return NUM_MISCREGS;
+}
+
+};
diff --git a/src/arch/arm/miscregs.hh b/src/arch/arm/miscregs.hh
index 99bb57391..8fce26b2c 100644
--- a/src/arch/arm/miscregs.hh
+++ b/src/arch/arm/miscregs.hh
@@ -78,13 +78,98 @@ namespace ArmISA
MISCREG_FPSID,
MISCREG_FPSCR,
MISCREG_FPEXC,
- MISCREG_SCTLR,
+
+ // CP15 registers
+ MISCREG_CP15_START,
+ MISCREG_SCTLR = MISCREG_CP15_START,
+ MISCREG_CP15_UNIMP_START,
+ MISCREG_CTR = MISCREG_CP15_UNIMP_START,
+ MISCREG_TCMTR,
+ MISCREG_MPUIR,
+ MISCREG_MPIDR,
+ MISCREG_MIDR,
+ MISCREG_ID_PFR0,
+ MISCREG_ID_PFR1,
+ MISCREG_ID_DFR0,
+ MISCREG_ID_AFR0,
+ MISCREG_ID_MMFR0,
+ MISCREG_ID_MMFR1,
+ MISCREG_ID_MMFR2,
+ MISCREG_ID_MMFR3,
+ MISCREG_ID_ISAR0,
+ MISCREG_ID_ISAR1,
+ MISCREG_ID_ISAR2,
+ MISCREG_ID_ISAR3,
+ MISCREG_ID_ISAR4,
+ MISCREG_ID_ISAR5,
+ MISCREG_CCSIDR,
+ MISCREG_CLIDR,
+ MISCREG_AIDR,
+ MISCREG_CSSELR,
+ MISCREG_ACTLR,
+ MISCREG_CPACR,
+ MISCREG_DFSR,
+ MISCREG_IFSR,
+ MISCREG_ADFSR,
+ MISCREG_AIFSR,
+ MISCREG_DFAR,
+ MISCREG_IFAR,
+ MISCREG_DRBAR,
+ MISCREG_IRBAR,
+ MISCREG_DRSR,
+ MISCREG_IRSR,
+ MISCREG_DRACR,
+ MISCREG_IRACR,
+ MISCREG_RGNR,
+ MISCREG_ICIALLUIS,
+ MISCREG_BPIALLIS,
+ MISCREG_ICIALLU,
+ MISCREG_ICIMVAU,
+ MISCREG_CP15ISB,
+ MISCREG_BPIALL,
+ MISCREG_BPIMVA,
+ MISCREG_DCIMVAC,
+ MISCREG_DCISW,
+ MISCREG_DCCMVAC,
+ MISCREG_MCCSW,
+ MISCREG_CP15DSB,
+ MISCREG_CP15DMB,
+ MISCREG_DCCMVAU,
+ MISCREG_DCCIMVAC,
+ MISCREG_DCCISW,
+ MISCREG_CONTEXTIDR,
+ MISCREG_TPIDRURW,
+ MISCREG_TPIDRURO,
+ MISCREG_TPIDRPRW,
+
+ MISCREG_CP15_END,
+
+ // Dummy indices
+ MISCREG_NOP = MISCREG_CP15_END,
+ MISCREG_RAZ,
+
NUM_MISCREGS
};
+ MiscRegIndex decodeCP15Reg(unsigned crn, unsigned opc1,
+ unsigned crm, unsigned opc2);
+
const char * const miscRegName[NUM_MISCREGS] = {
- "cpsr", "spsr", "spsr_fiq", "spsr_irq", "spsr_svc", "spsr_und",
- "spsr_abt", "fpsr", "fpsid", "fpscr", "fpexc", "sctlr"
+ "cpsr", "spsr", "spsr_fiq", "spsr_irq", "spsr_svc",
+ "spsr_mon", "spsr_und", "spsr_abt",
+ "fpsr", "fpsid", "fpscr", "fpexc",
+ "sctlr", "ctr", "tcmtr", "mpuir", "mpidr", "midr",
+ "id_pfr0", "id_pfr1", "id_dfr0", "id_afr0",
+ "id_mmfr0", "id_mmfr1", "id_mmfr2", "id_mmfr3",
+ "id_isar0", "id_isar1", "id_isar2", "id_isar3", "id_isar4", "id_isar5",
+ "ccsidr", "clidr", "aidr", "csselr", "actlr", "cpacr",
+ "dfsr", "ifsr", "adfsr", "aifsr", "dfar", "ifar",
+ "drbar", "irbar", "drsr", "irsr", "dracr", "iracr",
+ "rgnr", "icialluis", "bpiallis", "iciallu", "icimvau",
+ "cp15isb", "bpiall", "bpimva", "dcimvac", "dcisw", "dccmvac", "mccsw",
+ "cp15dsb", "cp15dmb", "dccmvau", "dccimvac", "dccisw",
+ "contextidr", "tpidrurw", "tpidruro", "tpidrprw",
+ "nop", "raz"
};
BitUnion32(CPSR)