diff options
author | Andreas Sandberg <andreas@sandberg.pp.se> | 2013-09-30 12:20:43 +0200 |
---|---|---|
committer | Andreas Sandberg <andreas@sandberg.pp.se> | 2013-09-30 12:20:43 +0200 |
commit | d9856f33a455b9c86b90f5857df866fba3aa5bfb (patch) | |
tree | 289321ea932492066e8579e101ea116cc9fd1b0c /src/arch/generic/mmapped_ipr.cc | |
parent | 114b643dd0125518c5f0b40959057dcf316f5007 (diff) | |
download | gem5-d9856f33a455b9c86b90f5857df866fba3aa5bfb.tar.xz |
arch: Add support for m5ops using mmapped IPRs
In order to support m5ops on virtualized CPUs, we need to either
intercept hypercall instructions or provide a memory mapped m5ops
interface. Since KVM does not normally pass the results of hypercalls
to userspace, which makes that method unfeasible. This changeset
introduces support for m5ops using memory mapped mmapped IPRs. This is
implemented by adding a class of "generic" IPRs which are handled by
architecture-independent code. Such IPRs always have bit 63 set and
are handled by handleGenericIprRead() and
handleGenericIprWrite(). Platform specific impementations of
handleIprRead and handleIprWrite should use
GenericISA::isGenericIprAccess to determine if an IPR address should
be handled by the generic code instead of the architecture-specific
code. Platforms that don't need their own IPR support can reuse
GenericISA::handleIprRead() and GenericISA::handleIprWrite().
Diffstat (limited to 'src/arch/generic/mmapped_ipr.cc')
-rw-r--r-- | src/arch/generic/mmapped_ipr.cc | 84 |
1 files changed, 84 insertions, 0 deletions
diff --git a/src/arch/generic/mmapped_ipr.cc b/src/arch/generic/mmapped_ipr.cc new file mode 100644 index 000000000..3d85eea9f --- /dev/null +++ b/src/arch/generic/mmapped_ipr.cc @@ -0,0 +1,84 @@ +/* + * Copyright (c) 2013 Andreas Sandberg + * All rights reserved. + * + * Redistribution and use in source and binary forms, with or without + * modification, are permitted provided that the following conditions are + * met: redistributions of source code must retain the above copyright + * notice, this list of conditions and the following disclaimer; + * redistributions in binary form must reproduce the above copyright + * notice, this list of conditions and the following disclaimer in the + * documentation and/or other materials provided with the distribution; + * neither the name of the copyright holders nor the names of its + * contributors may be used to endorse or promote products derived from + * this software without specific prior written permission. + * + * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS + * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT + * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR + * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT + * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, + * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT + * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, + * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY + * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT + * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE + * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. + * + * Authors: Andreas Sandberg + */ + +#include "arch/generic/mmapped_ipr.hh" +#include "mem/packet.hh" +#include "mem/packet_access.hh" +#include "sim/pseudo_inst.hh" + +using namespace GenericISA; + +static void +handlePseudoInst(ThreadContext *xc, Packet *pkt) +{ + const Addr offset(pkt->getAddr() & IPR_IN_CLASS_MASK); + const uint8_t func((offset >> 8) & 0xFF); + const uint8_t subfunc(offset & 0xFF); + uint64_t ret; + + assert((offset >> 16) == 0); + ret = PseudoInst::pseudoInst(xc, func, subfunc); + if (pkt->isRead()) + pkt->set(ret); +} + +Cycles +GenericISA::handleGenericIprRead(ThreadContext *xc, Packet *pkt) +{ + Addr va(pkt->getAddr()); + Addr cls((va & IPR_CLASS_MASK) >> IPR_CLASS_SHIFT); + + switch (cls) { + case IPR_CLASS_PSEUDO_INST: + handlePseudoInst(xc, pkt); + break; + default: + panic("Unhandled generic IPR read: 0x%x\n", va); + } + + return Cycles(1); +} + +Cycles +GenericISA::handleGenericIprWrite(ThreadContext *xc, Packet *pkt) +{ + Addr va(pkt->getAddr()); + Addr cls((va & IPR_CLASS_MASK) >> IPR_CLASS_SHIFT); + + switch (cls) { + case IPR_CLASS_PSEUDO_INST: + handlePseudoInst(xc, pkt); + break; + default: + panic("Unhandled generic IPR write: 0x%x\n", va); + } + + return Cycles(1); +} |