diff options
author | Robert <robert.scheffel1@tu-dresden.de> | 2018-03-13 14:29:00 +0100 |
---|---|---|
committer | Robert Scheffel <robert.scheffel1@tu-dresden.de> | 2018-07-09 11:17:11 +0000 |
commit | 5de8ca95506a5f15bfbfdd2ca9babd282a882d1f (patch) | |
tree | 1bc429aa1896dea5167e37000428d157b1a0b710 /src/arch/riscv/bare_metal/system.hh | |
parent | 98cbcbb54f56475759fae747b60e47568617640f (diff) | |
download | gem5-5de8ca95506a5f15bfbfdd2ca9babd282a882d1f.tar.xz |
arch-riscv: enable rudimentary fs simulation
These changes enable a simple binary to be simulated in full system mode.
Additionally, a new fault was implemented.
It is executed once the CPU is initialized.
This fault clears all interrupts and sets the pc to a reset vector.
Change-Id: I50cfac91a61ba39a6ef3d38caca8794073887c88
Reviewed-on: https://gem5-review.googlesource.com/9061
Reviewed-by: Jason Lowe-Power <jason@lowepower.com>
Maintainer: Jason Lowe-Power <jason@lowepower.com>
Diffstat (limited to 'src/arch/riscv/bare_metal/system.hh')
-rw-r--r-- | src/arch/riscv/bare_metal/system.hh | 52 |
1 files changed, 52 insertions, 0 deletions
diff --git a/src/arch/riscv/bare_metal/system.hh b/src/arch/riscv/bare_metal/system.hh new file mode 100644 index 000000000..b9350bee4 --- /dev/null +++ b/src/arch/riscv/bare_metal/system.hh @@ -0,0 +1,52 @@ +/* + * Copyright (c) 2018 TU Dresden + * All rights reserved + * + * Redistribution and use in source and binary forms, with or without + * modification, are permitted provided that the following conditions are + * met: redistributions of source code must retain the above copyright + * notice, this list of conditions and the following disclaimer; + * redistributions in binary form must reproduce the above copyright + * notice, this list of conditions and the following disclaimer in the + * documentation and/or other materials provided with the distribution; + * neither the name of the copyright holders nor the names of its + * contributors may be used to endorse or promote products derived from + * this software without specific prior written permission. + * + * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS + * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT + * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR + * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT + * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, + * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT + * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, + * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY + * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT + * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE + * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. + * + * Authors: Robert Scheffel + */ + +#ifndef __ARCH_RISCV_BARE_METAL_SYSTEM_HH__ +#define __ARCH_RISCV_BARE_METAL_SYSTEM_HH__ + +#include "arch/riscv/system.hh" +#include "params/BareMetalRiscvSystem.hh" + +class BareMetalRiscvSystem : public RiscvSystem +{ + protected: + ObjectFile* bootloader; + + public: + typedef BareMetalRiscvSystemParams Params; + BareMetalRiscvSystem(Params *p); + ~BareMetalRiscvSystem(); + + // initialize the system + virtual void initState(); +}; + +#endif // __ARCH_RISCV_BARE_METAL_SYSTEM_HH__ + |