diff options
author | Gabe Black <gabeblack@google.com> | 2018-10-18 17:50:42 -0700 |
---|---|---|
committer | Gabe Black <gabeblack@google.com> | 2019-01-22 21:16:10 +0000 |
commit | 1ab1500dfd0cb64b2fef7fb5e0f9e1fa007d2481 (patch) | |
tree | e2c9cbab3738a79463e6ad9defbe845efb764a51 /src/arch/sparc/isa | |
parent | 230b892fa3f484a46f4cd77f889f8793416b91e2 (diff) | |
download | gem5-1ab1500dfd0cb64b2fef7fb5e0f9e1fa007d2481.tar.xz |
sparc: Get rid of some register type definitions.
These are IntReg, FloatReg, FloatRegBits, and MiscReg. These have been
supplanted by the global types RegVal and FloatRegVal.
Change-Id: I956abfc7b439b083403e1a0d01e0bb35020bde44
Reviewed-on: https://gem5-review.googlesource.com/c/13627
Maintainer: Gabe Black <gabeblack@google.com>
Reviewed-by: Jason Lowe-Power <jason@lowepower.com>
Diffstat (limited to 'src/arch/sparc/isa')
-rw-r--r-- | src/arch/sparc/isa/decoder.isa | 2 |
1 files changed, 1 insertions, 1 deletions
diff --git a/src/arch/sparc/isa/decoder.isa b/src/arch/sparc/isa/decoder.isa index 6ca52c406..95868337e 100644 --- a/src/arch/sparc/isa/decoder.isa +++ b/src/arch/sparc/isa/decoder.isa @@ -138,7 +138,7 @@ decode OP default Unknown::unknown() } } 0x1: BranchN::call(30, {{ - IntReg midVal; + RegVal midVal; R15 = midVal = (Pstate.am ? (PC)<31:0> : PC); NNPC = midVal + disp; }},None, None, IsIndirectControl, IsCall); |