diff options
author | Alexandru <alexandru.dutu@amd.com> | 2014-08-28 10:11:44 -0500 |
---|---|---|
committer | Alexandru <alexandru.dutu@amd.com> | 2014-08-28 10:11:44 -0500 |
commit | 5efbb4442a0e8c653539e263bf87c48849280e23 (patch) | |
tree | da6807c806ebb1f658692c5bf823156831134c9f /src/arch/sparc/process.hh | |
parent | 26ac28dec288e4fd96d999267ec7cafad4d58c5a (diff) | |
download | gem5-5efbb4442a0e8c653539e263bf87c48849280e23.tar.xz |
mem: adding architectural page table support for SE mode
This patch enables the use of page tables that are stored in system memory
and respect x86 specification, in SE mode. It defines an architectural
page table for x86 as a MultiLevelPageTable class and puts a placeholder
class for other ISAs page tables, giving the possibility for future
implementation.
Diffstat (limited to 'src/arch/sparc/process.hh')
-rw-r--r-- | src/arch/sparc/process.hh | 3 |
1 files changed, 3 insertions, 0 deletions
diff --git a/src/arch/sparc/process.hh b/src/arch/sparc/process.hh index 119f608ba..2eda40aac 100644 --- a/src/arch/sparc/process.hh +++ b/src/arch/sparc/process.hh @@ -131,4 +131,7 @@ class Sparc64LiveProcess : public SparcLiveProcess void setSyscallArg(ThreadContext *tc, int i, SparcISA::IntReg val); }; +/* No architectural page table defined for this ISA */ +typedef NoArchPageTable ArchPageTable; + #endif // __SPARC_PROCESS_HH__ |