summaryrefslogtreecommitdiff
path: root/src/arch
diff options
context:
space:
mode:
authorGabe Black <gblack@eecs.umich.edu>2006-11-08 02:13:47 -0500
committerGabe Black <gblack@eecs.umich.edu>2006-11-08 02:13:47 -0500
commit8cb7ac090059db62f869f726ffef6f93c0e49beb (patch)
treec81e1435e931abf350a3fb85d2b1e360b1c13600 /src/arch
parentf1a55570d305dd15d7bc9667453a0ca14bf16462 (diff)
downloadgem5-8cb7ac090059db62f869f726ffef6f93c0e49beb.tar.xz
Changed the getReg and setReg functions so that they work like netbsd. Apparently, gdb expects to do single stepping on its own, so those functions panic for SPARC. acc still needs to be implemented.
--HG-- extra : convert_revision : c6e98e37b8ab3d6f8d6b3cd2c961faa65b08a179
Diffstat (limited to 'src/arch')
-rw-r--r--src/arch/sparc/remote_gdb.cc97
-rw-r--r--src/arch/sparc/remote_gdb.hh27
2 files changed, 20 insertions, 104 deletions
diff --git a/src/arch/sparc/remote_gdb.cc b/src/arch/sparc/remote_gdb.cc
index 5f9c532b8..c76f8b820 100644
--- a/src/arch/sparc/remote_gdb.cc
+++ b/src/arch/sparc/remote_gdb.cc
@@ -149,46 +149,9 @@ RemoteGDB::RemoteGDB(System *_system, ThreadContext *c)
bool
RemoteGDB::acc(Addr va, size_t len)
{
-#if 0
- Addr last_va;
-
- va = TheISA::TruncPage(va);
- last_va = TheISA::RoundPage(va + len);
-
- do {
- if (TheISA::IsK0Seg(va)) {
- if (va < (TheISA::K0SegBase + pmem->size())) {
- DPRINTF(GDBAcc, "acc: Mapping is valid K0SEG <= "
- "%#x < K0SEG + size\n", va);
- return true;
- } else {
- DPRINTF(GDBAcc, "acc: Mapping invalid %#x > K0SEG + size\n",
- va);
- return false;
- }
- }
-
- /**
- * This code says that all accesses to palcode (instruction and data)
- * are valid since there isn't a va->pa mapping because palcode is
- * accessed physically. At some point this should probably be cleaned up
- * but there is no easy way to do it.
- */
-
- if (AlphaISA::PcPAL(va) || va < 0x10000)
- return true;
-
- Addr ptbr = context->readMiscReg(AlphaISA::IPR_PALtemp20);
- TheISA::PageTableEntry pte = TheISA::kernel_pte_lookup(context->getPhysPort(), ptbr, va);
- if (!pte.valid()) {
- DPRINTF(GDBAcc, "acc: %#x pte is invalid\n", va);
- return false;
- }
- va += TheISA::PageBytes;
- } while (va < last_va);
-
- DPRINTF(GDBAcc, "acc: %#x mapping is valid\n", va);
-#endif
+ //@Todo In NetBSD, this function checks if all addresses
+ //from va to va + len have valid page mape entries. Not
+ //sure how this will work for other OSes or in general.
return true;
}
@@ -204,12 +167,11 @@ RemoteGDB::getregs()
gdbregs.regs[RegPc] = context->readPC();
gdbregs.regs[RegNpc] = context->readNextPC();
- for(int x = RegG0; x <= RegI7; x++)
+ for(int x = RegG0; x <= RegI0 + 7; x++)
gdbregs.regs[x] = context->readIntReg(x - RegG0);
- for(int x = RegF0; x <= RegF31; x++)
- gdbregs.regs[x] = context->readFloatRegBits(x - RegF0);
- gdbregs.regs[RegY] = context->readMiscReg(MISCREG_Y);
- //XXX need to also load up Psr, Wim, Tbr, Fpsr, and Cpsr
+ //Floating point registers are left at 0 in netbsd
+ //All registers other than the pc, npc and int regs
+ //are ignored as well.
}
///////////////////////////////////////////////////////////
@@ -223,56 +185,19 @@ RemoteGDB::setregs()
{
context->setPC(gdbregs.regs[RegPc]);
context->setNextPC(gdbregs.regs[RegNpc]);
- for(int x = RegG0; x <= RegI7; x++)
+ for(int x = RegG0; x <= RegI0 + 7; x++)
context->setIntReg(x - RegG0, gdbregs.regs[x]);
- for(int x = RegF0; x <= RegF31; x++)
- context->setFloatRegBits(x - RegF0, gdbregs.regs[x]);
- context->setMiscRegWithEffect(MISCREG_Y, gdbregs.regs[RegY]);
- //XXX need to also set Psr, Wim, Tbr, Fpsr, and Cpsr
+ //Only the integer registers, pc and npc are set in netbsd
}
void
RemoteGDB::clearSingleStep()
{
-#if 0
- DPRINTF(GDBMisc, "clearSingleStep bt_addr=%#x nt_addr=%#x\n",
- takenBkpt.address, notTakenBkpt.address);
-
- if (takenBkpt.address != 0)
- clearTempBreakpoint(takenBkpt);
-
- if (notTakenBkpt.address != 0)
- clearTempBreakpoint(notTakenBkpt);
-#endif
+ panic("SPARC does not support hardware single stepping\n");
}
void
RemoteGDB::setSingleStep()
{
-#if 0
- Addr pc = context->readPC();
- Addr npc, bpc;
- bool set_bt = false;
-
- npc = pc + sizeof(MachInst);
-
- // User was stopped at pc, e.g. the instruction at pc was not
- // executed.
- MachInst inst = read<MachInst>(pc);
- StaticInstPtr si(inst);
- if (si->hasBranchTarget(pc, context, bpc)) {
- // Don't bother setting a breakpoint on the taken branch if it
- // is the same as the next pc
- if (bpc != npc)
- set_bt = true;
- }
-
- DPRINTF(GDBMisc, "setSingleStep bt_addr=%#x nt_addr=%#x\n",
- takenBkpt.address, notTakenBkpt.address);
-
- setTempBreakpoint(notTakenBkpt, npc);
-
- if (set_bt)
- setTempBreakpoint(takenBkpt, bpc);
-#endif
+ panic("SPARC does not support hardware single stepping\n");
}
diff --git a/src/arch/sparc/remote_gdb.hh b/src/arch/sparc/remote_gdb.hh
index 3ded1e218..e4b66b783 100644
--- a/src/arch/sparc/remote_gdb.hh
+++ b/src/arch/sparc/remote_gdb.hh
@@ -49,22 +49,15 @@ namespace SparcISA
protected:
enum RegisterConstants
{
- RegG0, RegG1, RegG2, RegG3, RegG4, RegG5, RegG6, RegG7,
- RegO0, RegO1, RegO2, RegO3, RegO4, RegO5, RegO6, RegO7,
- RegL0, RegL1, RegL2, RegL3, RegL4, RegL5, RegL6, RegL7,
- RegI0, RegI1, RegI2, RegI3, RegI4, RegI5, RegI6, RegI7,
- RegF0, RegF1, RegF2, RegF3, RegF4, RegF5, RegF6, RegF7,
- RegF8, RegF9, RegF10, RegF11, RegF12, RegF13, RegF14, RegF15,
- RegF16, RegF17, RegF18, RegF19, RegF20, RegF21, RegF22, RegF23,
- RegF24, RegF25, RegF26, RegF27, RegF28, RegF29, RegF30, RegF31,
- RegY,
- RegPsr,
- RegWim,
- RegTbr,
- RegPc,
- RegNpc,
- RegFpsr,
- RegCpsr,
+ RegG0 = 0, RegO0 = 8, RegL0 = 16, RegI0 = 24,
+ RegF0 = 32, RegF32 = 64,
+ RegPc = 80, RegNpc, RegCcr, RegFsr, RegFprs, RegY, RegAsi,
+ RegVer, RegTick, RegPil, RegPstate,
+ RegTstate, RegTba, RegTl, RegTt, RegTpc, RegTnpc, RegWstate,
+ RegCwp, RegCansave, RegCanrestore, RegCleanwin, RegOtherwin,
+ RegAsr16 = 103,
+ RegIcc = 119, RegXcc,
+ RegFcc0 = 121,
NumGDBRegs
};
@@ -79,8 +72,6 @@ namespace SparcISA
void clearSingleStep();
void setSingleStep();
-
- Addr singleStepBreaks[2];
};
}