diff options
author | Gabe Black <gblack@eecs.umich.edu> | 2010-06-02 12:58:05 -0500 |
---|---|---|
committer | Gabe Black <gblack@eecs.umich.edu> | 2010-06-02 12:58:05 -0500 |
commit | ff3b21bc2bef25c37104b1a62d338e61ba55ff80 (patch) | |
tree | 19a230fe7bcbe46c4f7f2e4e8cf132a2d75cf55e /src/arch | |
parent | f0811eb208d7791c6dd8e0fb2239f75c555bcdc5 (diff) | |
download | gem5-ff3b21bc2bef25c37104b1a62d338e61ba55ff80.tar.xz |
ARM: Replace the versions of MRS and MSR in the ARM decoder with the new ones.
Diffstat (limited to 'src/arch')
-rw-r--r-- | src/arch/arm/isa/decoder/arm.isa | 34 | ||||
-rw-r--r-- | src/arch/arm/isa/formats/misc.isa | 37 |
2 files changed, 38 insertions, 33 deletions
diff --git a/src/arch/arm/isa/decoder/arm.isa b/src/arch/arm/isa/decoder/arm.isa index 58b9f6699..f1fb57fc1 100644 --- a/src/arch/arm/isa/decoder/arm.isa +++ b/src/arch/arm/isa/decoder/arm.isa @@ -71,39 +71,7 @@ format DataOp { 0: ArmDataProcReg::armDataProcReg(); 1: decode OPCODE_7 { 0x0: decode MISC_OPCODE { - 0x0: decode OPCODE { - 0x8: PredOp::mrs_cpsr({{ - Rd = (Cpsr | CondCodes) & 0xF8FF03DF; - }}); - 0x9: decode USEIMM { - // The mask field is the same as the RN index. - 0: PredOp::msr_cpsr_reg({{ - uint32_t newCpsr = - cpsrWriteByInstr(Cpsr | CondCodes, - Rm, RN, false); - Cpsr = ~CondCodesMask & newCpsr; - CondCodes = CondCodesMask & newCpsr; - }}); - 1: PredImmOp::msr_cpsr_imm({{ - uint32_t newCpsr = - cpsrWriteByInstr(Cpsr | CondCodes, - rotated_imm, RN, false); - Cpsr = ~CondCodesMask & newCpsr; - CondCodes = CondCodesMask & newCpsr; - }}); - } - 0xa: PredOp::mrs_spsr({{ Rd = Spsr; }}); - 0xb: decode USEIMM { - // The mask field is the same as the RN index. - 0: PredOp::msr_spsr_reg({{ - Spsr = spsrWriteByInstr(Spsr, Rm, RN, false); - }}); - 1: PredImmOp::msr_spsr_imm({{ - Spsr = spsrWriteByInstr(Spsr, rotated_imm, - RN, false); - }}); - } - } + 0x0: ArmMsrMrs::armMsrMrs(); 0x1: decode OPCODE { 0x9: ArmBx::armBx(); 0xb: PredOp::clz({{ diff --git a/src/arch/arm/isa/formats/misc.isa b/src/arch/arm/isa/formats/misc.isa index a7172f7cb..36bccbba4 100644 --- a/src/arch/arm/isa/formats/misc.isa +++ b/src/arch/arm/isa/formats/misc.isa @@ -40,3 +40,40 @@ def format Svc() {{ decode_block = "return new Svc(machInst);" }}; + +def format ArmMsrMrs() {{ + decode_block = ''' + { + const uint8_t byteMask = bits(machInst, 19, 16); + const IntRegIndex rn = (IntRegIndex)(uint32_t)bits(machInst, 3, 0); + const IntRegIndex rd = (IntRegIndex)(uint32_t)bits(machInst, 15, 12); + const uint32_t opcode = bits(machInst, 24, 21); + const bool useImm = bits(machInst, 25); + + const uint32_t unrotated = bits(machInst, 7, 0); + const uint32_t rotation = (bits(machInst, 11, 8) << 1); + const uint32_t imm = rotate_imm(unrotated, rotation); + + switch (opcode) { + case 0x8: + return new MrsCpsr(machInst, rd); + case 0x9: + if (useImm) { + return new MsrCpsrImm(machInst, imm, byteMask); + } else { + return new MsrCpsrReg(machInst, rn, byteMask); + } + case 0xa: + return new MrsSpsr(machInst, rd); + case 0xb: + if (useImm) { + return new MsrSpsrImm(machInst, imm, byteMask); + } else { + return new MsrSpsrReg(machInst, rn, byteMask); + } + default: + return new Unknown(machInst); + } + } + ''' +}}; |