diff options
author | Nathanael Premillieu <nathanael.premillieu@arm.com> | 2017-04-05 12:46:06 -0500 |
---|---|---|
committer | Andreas Sandberg <andreas.sandberg@arm.com> | 2017-07-05 14:43:49 +0000 |
commit | 43d833246fcfe092a0c08dde1fdf7e3d409d1af9 (patch) | |
tree | 650b39da3cb6e6ee0b8692032f56cc4d975a548b /src/cpu/base_dyn_inst.hh | |
parent | 5e8287d2e2eaf058495442ea9e32fafc343a0b53 (diff) | |
download | gem5-43d833246fcfe092a0c08dde1fdf7e3d409d1af9.tar.xz |
cpu: Physical register structural + flat indexing
Mimic the changes done on the architectural register indexes on the
physical register indexes. This is specific to the O3 model. The
structure, called PhysRegId, contains a register class, a register
index and a flat register index. The flat register index is kept
because it is useful in some cases where the type of register is not
important (dependency graph and scoreboard for example). Instead
of directly using the structure, most of the code is working with
a const PhysRegId* (typedef to PhysRegIdPtr). The actual PhysRegId
objects are stored in the regFile.
Change-Id: Ic879a3cc608aa2f34e2168280faac1846de77667
Reviewed-by: Andreas Sandberg <andreas.sandberg@arm.com>
Reviewed-on: https://gem5-review.googlesource.com/2701
Reviewed-by: Anthony Gutierrez <anthony.gutierrez@amd.com>
Maintainer: Andreas Sandberg <andreas.sandberg@arm.com>
Diffstat (limited to 'src/cpu/base_dyn_inst.hh')
-rw-r--r-- | src/cpu/base_dyn_inst.hh | 18 |
1 files changed, 9 insertions, 9 deletions
diff --git a/src/cpu/base_dyn_inst.hh b/src/cpu/base_dyn_inst.hh index 84a6540af..369d7a02a 100644 --- a/src/cpu/base_dyn_inst.hh +++ b/src/cpu/base_dyn_inst.hh @@ -267,17 +267,17 @@ class BaseDynInst : public ExecContext, public RefCounted /** Physical register index of the destination registers of this * instruction. */ - std::array<PhysRegIndex, TheISA::MaxInstDestRegs> _destRegIdx; + std::array<PhysRegIdPtr, TheISA::MaxInstDestRegs> _destRegIdx; /** Physical register index of the source registers of this * instruction. */ - std::array<PhysRegIndex, TheISA::MaxInstSrcRegs> _srcRegIdx; + std::array<PhysRegIdPtr, TheISA::MaxInstSrcRegs> _srcRegIdx; /** Physical register index of the previous producers of the * architected destinations. */ - std::array<PhysRegIndex, TheISA::MaxInstDestRegs> _prevDestRegIdx; + std::array<PhysRegIdPtr, TheISA::MaxInstDestRegs> _prevDestRegIdx; public: @@ -368,13 +368,13 @@ class BaseDynInst : public ExecContext, public RefCounted /** Returns the physical register index of the i'th destination * register. */ - PhysRegIndex renamedDestRegIdx(int idx) const + PhysRegIdPtr renamedDestRegIdx(int idx) const { return _destRegIdx[idx]; } /** Returns the physical register index of the i'th source register. */ - PhysRegIndex renamedSrcRegIdx(int idx) const + PhysRegIdPtr renamedSrcRegIdx(int idx) const { assert(TheISA::MaxInstSrcRegs > idx); return _srcRegIdx[idx]; @@ -391,7 +391,7 @@ class BaseDynInst : public ExecContext, public RefCounted /** Returns the physical register index of the previous physical register * that remapped to the same logical register index. */ - PhysRegIndex prevDestRegIdx(int idx) const + PhysRegIdPtr prevDestRegIdx(int idx) const { return _prevDestRegIdx[idx]; } @@ -400,8 +400,8 @@ class BaseDynInst : public ExecContext, public RefCounted * the previous physical register that the logical register mapped to. */ void renameDestReg(int idx, - PhysRegIndex renamed_dest, - PhysRegIndex previous_rename) + PhysRegIdPtr renamed_dest, + PhysRegIdPtr previous_rename) { _destRegIdx[idx] = renamed_dest; _prevDestRegIdx[idx] = previous_rename; @@ -411,7 +411,7 @@ class BaseDynInst : public ExecContext, public RefCounted * has/will produce that logical register's result. * @todo: add in whether or not the source register is ready. */ - void renameSrcReg(int idx, PhysRegIndex renamed_src) + void renameSrcReg(int idx, PhysRegIdPtr renamed_src) { _srcRegIdx[idx] = renamed_src; } |