diff options
author | Giacomo Travaglini <giacomo.travaglini@arm.com> | 2018-10-24 13:34:25 +0100 |
---|---|---|
committer | Giacomo Travaglini <giacomo.travaglini@arm.com> | 2018-10-26 09:45:47 +0000 |
commit | 68bc5397c937c7289ad7e78416132dc77ccf34a9 (patch) | |
tree | be3918bf7b1688f1ad6779637f24d57d152b9d30 /src/cpu/inteltrace.hh | |
parent | 16860301e804af0051a83f84c084b9e4c11eacb4 (diff) | |
download | gem5-68bc5397c937c7289ad7e78416132dc77ccf34a9.tar.xz |
arch-arm: Refactor AArch64 MSR/MRS trapping
This patch refactors AArch64 MSR/MRS trapping, by moving the trapping
helpers in arch/arm/utility and in the isa code into a MiscRegOp64
class.
This class is the Base class for a generic AArch64 instruction which is
making use of system registers (MiscReg), like MSR,MRS,SYS. The common
denominator or those instruction is the chance that the system register
access is trapped to an upper Exception level. MiscRegOp64 is providing
that feature.
What do we gain? Other "pseudo" instructions, like access to
implementation defined registers can inherit from this class to make use
of the trapping functionalities even if there is no data movement
between GPRs and system register.
Change-Id: I0924354db100de04f1079a1ab43d4fd32039e08d
Signed-off-by: Giacomo Travaglini <giacomo.travaglini@arm.com>
Reviewed-by: Andreas Sandberg <andreas.sandberg@arm.com>
Reviewed-on: https://gem5-review.googlesource.com/c/13778
Maintainer: Andreas Sandberg <andreas.sandberg@arm.com>
Diffstat (limited to 'src/cpu/inteltrace.hh')
0 files changed, 0 insertions, 0 deletions