diff options
author | Min Kyu Jeong <minkyu.jeong@arm.com> | 2010-08-23 11:18:41 -0500 |
---|---|---|
committer | Min Kyu Jeong <minkyu.jeong@arm.com> | 2010-08-23 11:18:41 -0500 |
commit | 92ae620be8b46742042dcfe6dfaf38ecac24ad09 (patch) | |
tree | 740b871d75a40aa85582ba11aadca144978f2378 /src/cpu/o3/iew_impl.hh | |
parent | 43c938d23e2b28c7190bd10c470c452676f5cb9d (diff) | |
download | gem5-92ae620be8b46742042dcfe6dfaf38ecac24ad09.tar.xz |
ARM: mark msr/mrs instructions as SerializeBefore/After
Since miscellaneous registers bypass wakeup logic, force serialization
to resolve data dependencies through them
* * *
ARM: adding non-speculative/serialize flags for instructions change CPSR
Diffstat (limited to 'src/cpu/o3/iew_impl.hh')
-rw-r--r-- | src/cpu/o3/iew_impl.hh | 1 |
1 files changed, 1 insertions, 0 deletions
diff --git a/src/cpu/o3/iew_impl.hh b/src/cpu/o3/iew_impl.hh index b53b03fe0..abb941ef7 100644 --- a/src/cpu/o3/iew_impl.hh +++ b/src/cpu/o3/iew_impl.hh @@ -1192,6 +1192,7 @@ DefaultIEW<Impl>::executeInsts() } // Uncomment this if you want to see all available instructions. + // @todo This doesn't actually work anymore, we should fix it. // printAvailableInsts(); // Execute/writeback any instructions that are available. |