diff options
author | Steve Reinhardt <stever@eecs.umich.edu> | 2004-02-04 21:42:00 -0800 |
---|---|---|
committer | Steve Reinhardt <stever@eecs.umich.edu> | 2004-02-04 21:42:00 -0800 |
commit | b6ff600bcae2d1e816d0e409c1638a15e207695b (patch) | |
tree | d9884aae2a629f3d4298c1990036912fd0115f60 /test | |
parent | 3e5070a3f121d84846de16718575567725129db9 (diff) | |
download | gem5-b6ff600bcae2d1e816d0e409c1638a15e207695b.tar.xz |
Add support for "serializing" instructions that flush
execution pipeline (Alpha trapb & excb).
Add support for write memory barriers (mostly impacts
store buffer).
Add StaticInst flag to indicate memory barriers, though
this is not modeled in the pipeline yet.
arch/alpha/isa_desc:
Implement trapb, excb, mb, and wmb as insts with
no execution effect (empty execute() function) but
with flags that indicate their side effects.
Also make sure every instruction that needs to go to
the execute stage has a real opClass value, since we
are now using No_OpClass to signal insts that can get
dropped at dispatch.
StaticInst::branchTarget() is now a const method.
cpu/static_inst.hh:
Add flags to indicate serializing insts (trapb, excb) and
memory and write barriers.
Also declare some StaticInst methods as const methods.
dev/etherlink.hh:
sim/eventq.hh:
sim/serialize.cc:
sim/serialize.hh:
sim/sim_object.hh:
Make name() return value const.
--HG--
extra : convert_revision : 39520e71469fa20e0a7446b2e06b494eec17a02c
Diffstat (limited to 'test')
0 files changed, 0 insertions, 0 deletions