summaryrefslogtreecommitdiff
path: root/tests/long/40.perlbmk
diff options
context:
space:
mode:
authorAli Saidi <Ali.Saidi@ARM.com>2011-08-19 15:08:06 -0500
committerAli Saidi <Ali.Saidi@ARM.com>2011-08-19 15:08:06 -0500
commitf125ef22b997d5ba6173d9d3f0d07ae741e279bd (patch)
treed3d103939211116d7f8ed7e04db73fbac0b9e9be /tests/long/40.perlbmk
parentd0e04859023702ec23c97683700c638949a1dad1 (diff)
downloadgem5-f125ef22b997d5ba6173d9d3f0d07ae741e279bd.tar.xz
O3: Update stats for LSQ changes.
Diffstat (limited to 'tests/long/40.perlbmk')
-rwxr-xr-xtests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simout6
-rw-r--r--tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt670
-rwxr-xr-xtests/long/40.perlbmk/ref/arm/linux/o3-timing/simout6
-rw-r--r--tests/long/40.perlbmk/ref/arm/linux/o3-timing/stats.txt781
4 files changed, 732 insertions, 731 deletions
diff --git a/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simout b/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simout
index 973e6058b..3c76f760a 100755
--- a/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simout
+++ b/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simout
@@ -1,8 +1,8 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jul 8 2011 15:00:53
-gem5 started Jul 8 2011 16:14:22
+gem5 compiled Jul 15 2011 17:43:54
+gem5 started Jul 15 2011 18:12:11
gem5 executing on u200439-lin.austin.arm.com
command line: build/ALPHA_SE/gem5.opt -d build/ALPHA_SE/tests/opt/long/40.perlbmk/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/opt/long/40.perlbmk/alpha/tru64/o3-timing
Global frequency set at 1000000000000 ticks per second
@@ -1385,4 +1385,4 @@ info: Increasing stack size by one page.
2000: 760651391
1000: 4031656975
0: 2206428413
-Exiting @ tick 643278327500 because target called exit()
+Exiting @ tick 643295961000 because target called exit()
diff --git a/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
index 9f87a64ab..75c67bd68 100644
--- a/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,33 +1,33 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.643278 # Number of seconds simulated
-sim_ticks 643278327500 # Number of ticks simulated
+sim_seconds 0.643296 # Number of seconds simulated
+sim_ticks 643295961000 # Number of ticks simulated
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 72554 # Simulator instruction rate (inst/s)
-host_tick_rate 25601460 # Simulator tick rate (ticks/s)
-host_mem_usage 253232 # Number of bytes of host memory used
-host_seconds 25126.63 # Real time elapsed on the host
+host_inst_rate 85106 # Simulator instruction rate (inst/s)
+host_tick_rate 30031356 # Simulator tick rate (ticks/s)
+host_mem_usage 253300 # Number of bytes of host memory used
+host_seconds 21420.81 # Real time elapsed on the host
sim_insts 1823043370 # Number of instructions simulated
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 519966765 # DTB read hits
-system.cpu.dtb.read_misses 661962 # DTB read misses
+system.cpu.dtb.read_hits 519970160 # DTB read hits
+system.cpu.dtb.read_misses 661937 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 520628727 # DTB read accesses
-system.cpu.dtb.write_hits 283803273 # DTB write hits
-system.cpu.dtb.write_misses 53019 # DTB write misses
+system.cpu.dtb.read_accesses 520632097 # DTB read accesses
+system.cpu.dtb.write_hits 283803087 # DTB write hits
+system.cpu.dtb.write_misses 53073 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 283856292 # DTB write accesses
-system.cpu.dtb.data_hits 803770038 # DTB hits
-system.cpu.dtb.data_misses 714981 # DTB misses
+system.cpu.dtb.write_accesses 283856160 # DTB write accesses
+system.cpu.dtb.data_hits 803773247 # DTB hits
+system.cpu.dtb.data_misses 715010 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 804485019 # DTB accesses
-system.cpu.itb.fetch_hits 398172437 # ITB hits
-system.cpu.itb.fetch_misses 227 # ITB misses
+system.cpu.dtb.data_accesses 804488257 # DTB accesses
+system.cpu.itb.fetch_hits 398201591 # ITB hits
+system.cpu.itb.fetch_misses 218 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 398172664 # ITB accesses
+system.cpu.itb.fetch_accesses 398201809 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -41,105 +41,105 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 39 # Number of system calls
-system.cpu.numCycles 1286556656 # number of cpu cycles simulated
+system.cpu.numCycles 1286591923 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 402336394 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 266883320 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 28923526 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 333487818 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 271623617 # Number of BTB hits
+system.cpu.BPredUnit.lookups 402332344 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 266882286 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 28927707 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 333469369 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 271602812 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 61006515 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 1123 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 414972341 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 3352664907 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 402336394 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 332630132 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 645381442 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 165705235 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 89720860 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 148 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 4171 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 398172437 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 11167265 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 1286425438 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.606187 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.132190 # Number of instructions fetched each cycle (Total)
+system.cpu.BPredUnit.usedRAS 61007476 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 1110 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 415001255 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 3352758055 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 402332344 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 332610288 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 645375042 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 165723588 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 89718349 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 142 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 4131 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 398201591 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 11171919 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 1286459621 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.606190 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.132201 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 641043996 49.83% 49.83% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 57060222 4.44% 54.27% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 45200815 3.51% 57.78% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 74446189 5.79% 63.57% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 134854552 10.48% 74.05% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 43347618 3.37% 77.42% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 44933428 3.49% 80.91% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 8201322 0.64% 81.55% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 237337296 18.45% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 641084579 49.83% 49.83% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 57052665 4.43% 54.27% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 45174311 3.51% 57.78% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 74426993 5.79% 63.57% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 134875527 10.48% 74.05% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 43375843 3.37% 77.42% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 44931784 3.49% 80.91% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 8199590 0.64% 81.55% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 237338329 18.45% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 1286425438 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.312723 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.605921 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 450744873 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 71473924 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 619092915 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 8779214 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 136334512 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 30672233 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 12086 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 3254497888 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 45897 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 136334512 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 481076883 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 28014325 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 24661 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 596193290 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 44781767 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 3152490171 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 251 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 750331 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 37577847 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 2105819344 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 3700266531 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 3588526705 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 111739826 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 1286459621 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.312712 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.605922 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 450770421 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 71474392 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 619091022 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 8775043 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 136348743 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 30660300 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 12096 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 3254572128 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 45923 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 136348743 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 481111559 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 28021350 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 24247 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 596178127 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 44775595 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 3152541087 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 298 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 750385 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 37569615 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 2105877603 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 3700324633 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 3588590949 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 111733684 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 1384969070 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 720850274 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 2943 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 84 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 124041279 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 733340932 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 346031420 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 95137569 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 27633179 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 2644257175 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 78 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 2155824179 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 16126742 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 820828364 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 783816601 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 39 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 1286425438 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.675825 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.770169 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 720908533 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 2940 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 82 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 124038053 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 733381291 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 346041020 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 96533451 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 26209909 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 2644326551 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 76 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 2155830788 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 16155123 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 820898525 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 783895996 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 37 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 1286459621 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.675786 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.770072 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 467246309 36.32% 36.32% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 226022267 17.57% 53.89% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 245197843 19.06% 72.95% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 131574377 10.23% 83.18% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 102243605 7.95% 91.13% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 70385882 5.47% 96.60% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 25434522 1.98% 98.58% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 15392931 1.20% 99.77% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 2927702 0.23% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 467272561 36.32% 36.32% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 226031192 17.57% 53.89% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 245053970 19.05% 72.94% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 131827206 10.25% 83.19% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 102136676 7.94% 91.13% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 70412736 5.47% 96.60% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 25404830 1.97% 98.58% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 15392926 1.20% 99.77% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 2927524 0.23% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 1286425438 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 1286459621 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 16153 0.06% 0.06% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 17442 0.06% 0.06% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult 0 0.00% 0.06% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv 0 0.00% 0.06% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd 0 0.00% 0.06% # attempts to use FU when none available
@@ -168,17 +168,17 @@ system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 0.06% # at
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 0.06% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 0.06% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 0.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 21369886 75.29% 75.34% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 6999064 24.66% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 21373822 75.29% 75.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 6999070 24.65% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 2752 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 1238199555 57.44% 57.44% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 16604 0.00% 57.44% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 1238197742 57.43% 57.43% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 16606 0.00% 57.44% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 57.44% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 27850923 1.29% 58.73% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 8254691 0.38% 59.11% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 7204648 0.33% 59.44% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 27850913 1.29% 58.73% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 8254688 0.38% 59.11% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 7204646 0.33% 59.44% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult 4 0.00% 59.44% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 59.44% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 59.44% # Type of FU issued
@@ -202,85 +202,85 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 59.44% # Ty
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 59.44% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 59.44% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 59.44% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 584881936 27.13% 86.58% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 289413066 13.42% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 584891416 27.13% 86.58% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 289412021 13.42% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 2155824179 # Type of FU issued
-system.cpu.iq.rate 1.675654 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 28385103 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.013167 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 5494149121 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 3387002536 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 1990375209 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 148436520 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 78085554 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 72618270 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 2108584760 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 75621770 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 67562501 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 2155830788 # Type of FU issued
+system.cpu.iq.rate 1.675613 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 28390334 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.013169 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 5494230331 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 3387151672 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 1990359564 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 148436323 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 78075979 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 72618245 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 2108598639 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 75619731 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 67436970 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 222270906 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 2427 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 2537 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 135236524 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 222311265 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 1810 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 3927 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 135246124 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 5770 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 18 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 5766 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 21 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 136334512 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 3822943 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 203706 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 3007852435 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 2742591 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 733340932 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 346031420 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 78 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 131030 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 4921 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 2537 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 30744167 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 897447 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 31641614 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 2065462954 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 520628814 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 90361225 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 136348743 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 3855288 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 208511 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 3007924408 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 2746136 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 733381291 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 346041020 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 76 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 131081 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 4887 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 3927 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 30747465 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 896385 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 31643850 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 2065446597 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 520632193 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 90384191 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 363595182 # number of nop insts executed
-system.cpu.iew.exec_refs 804485830 # number of memory reference insts executed
-system.cpu.iew.exec_branches 279503743 # Number of branches executed
-system.cpu.iew.exec_stores 283857016 # Number of stores executed
-system.cpu.iew.exec_rate 1.605419 # Inst execution rate
-system.cpu.iew.wb_sent 2064970542 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 2062993479 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 1176781433 # num instructions producing a value
-system.cpu.iew.wb_consumers 1743261069 # num instructions consuming a value
+system.cpu.iew.exec_nop 363597781 # number of nop insts executed
+system.cpu.iew.exec_refs 804489057 # number of memory reference insts executed
+system.cpu.iew.exec_branches 279489807 # Number of branches executed
+system.cpu.iew.exec_stores 283856864 # Number of stores executed
+system.cpu.iew.exec_rate 1.605363 # Inst execution rate
+system.cpu.iew.wb_sent 2064951145 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 2062977809 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 1176793581 # num instructions producing a value
+system.cpu.iew.wb_consumers 1743269600 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.603500 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.675046 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.603444 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.675050 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 2008987604 # The number of committed instructions
-system.cpu.commit.commitSquashedInsts 982155641 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 982229195 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 39 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 28911563 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 1150090926 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.746808 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.513435 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 28915749 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 1150110878 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.746777 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.513451 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 542926028 47.21% 47.21% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 216885753 18.86% 66.07% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 119710361 10.41% 76.47% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 61150951 5.32% 81.79% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 44124600 3.84% 85.63% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 24943285 2.17% 87.80% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 19289585 1.68% 89.47% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 16206963 1.41% 90.88% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 104853400 9.12% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 542947178 47.21% 47.21% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 216893273 18.86% 66.07% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 119702794 10.41% 76.47% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 61150627 5.32% 81.79% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 44132968 3.84% 85.63% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 24929340 2.17% 87.80% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 19288154 1.68% 89.47% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 16202986 1.41% 90.88% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 104863558 9.12% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 1150090926 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 1150110878 # Number of insts commited each cycle
system.cpu.commit.count 2008987604 # Number of instructions committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 721864922 # Number of memory references committed
@@ -290,50 +290,50 @@ system.cpu.commit.branches 266706457 # Nu
system.cpu.commit.fp_insts 71824891 # Number of committed floating point instructions.
system.cpu.commit.int_insts 1778941351 # Number of committed integer instructions.
system.cpu.commit.function_calls 39955347 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 104853400 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 104863558 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 4030744361 # The number of ROB reads
-system.cpu.rob.rob_writes 6118806810 # The number of ROB writes
-system.cpu.timesIdled 3658 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 131218 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 4030827709 # The number of ROB reads
+system.cpu.rob.rob_writes 6118968242 # The number of ROB writes
+system.cpu.timesIdled 3723 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 132302 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 1823043370 # Number of Instructions Simulated
system.cpu.committedInsts_total 1823043370 # Number of Instructions Simulated
-system.cpu.cpi 0.705719 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.705719 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.416994 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.416994 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 2630024814 # number of integer regfile reads
-system.cpu.int_regfile_writes 1492719850 # number of integer regfile writes
-system.cpu.fp_regfile_reads 77822488 # number of floating regfile reads
-system.cpu.fp_regfile_writes 52815654 # number of floating regfile writes
+system.cpu.cpi 0.705739 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.705739 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.416955 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.416955 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 2630015105 # number of integer regfile reads
+system.cpu.int_regfile_writes 1492715832 # number of integer regfile writes
+system.cpu.fp_regfile_reads 77822469 # number of floating regfile reads
+system.cpu.fp_regfile_writes 52813999 # number of floating regfile writes
system.cpu.misc_regfile_reads 1 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.icache.replacements 8249 # number of replacements
-system.cpu.icache.tagsinuse 1648.525353 # Cycle average of tags in use
-system.cpu.icache.total_refs 398161333 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 9955 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 39996.115821 # Average number of references to valid blocks.
+system.cpu.icache.replacements 8239 # number of replacements
+system.cpu.icache.tagsinuse 1650.299578 # Cycle average of tags in use
+system.cpu.icache.total_refs 398190502 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 9946 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 40035.240499 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 1648.525353 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.804944 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 398161333 # number of ReadReq hits
-system.cpu.icache.demand_hits 398161333 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 398161333 # number of overall hits
-system.cpu.icache.ReadReq_misses 11104 # number of ReadReq misses
-system.cpu.icache.demand_misses 11104 # number of demand (read+write) misses
-system.cpu.icache.overall_misses 11104 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 182797500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 182797500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 182797500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 398172437 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 398172437 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 398172437 # number of overall (read+write) accesses
+system.cpu.icache.occ_blocks::0 1650.299578 # Average occupied blocks per context
+system.cpu.icache.occ_percent::0 0.805810 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits 398190502 # number of ReadReq hits
+system.cpu.icache.demand_hits 398190502 # number of demand (read+write) hits
+system.cpu.icache.overall_hits 398190502 # number of overall hits
+system.cpu.icache.ReadReq_misses 11089 # number of ReadReq misses
+system.cpu.icache.demand_misses 11089 # number of demand (read+write) misses
+system.cpu.icache.overall_misses 11089 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency 182267000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency 182267000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency 182267000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses 398201591 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses 398201591 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses 398201591 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate 0.000028 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate 0.000028 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate 0.000028 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 16462.310879 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 16462.310879 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 16462.310879 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency 16436.739111 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency 16436.739111 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency 16436.739111 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -343,170 +343,170 @@ system.cpu.icache.avg_blocked_cycles::no_targets no_value
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.icache.ReadReq_mshr_hits 1148 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits 1148 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits 1148 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses 9956 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses 9956 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses 9956 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_hits 1142 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits 1142 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits 1142 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses 9947 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses 9947 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses 9947 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 119908500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 119908500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 119908500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency 119594000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency 119594000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency 119594000 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.ReadReq_mshr_miss_rate 0.000025 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate 0.000025 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate 0.000025 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 12043.842909 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 12043.842909 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 12043.842909 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 12023.122550 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 12023.122550 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 12023.122550 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 1526943 # number of replacements
-system.cpu.dcache.tagsinuse 4095.108553 # Cycle average of tags in use
-system.cpu.dcache.total_refs 660714952 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 1531039 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 431.546781 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 256550000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 4095.108553 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.999782 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 450471495 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits 210243448 # number of WriteReq hits
+system.cpu.dcache.replacements 1526949 # number of replacements
+system.cpu.dcache.tagsinuse 4095.114036 # Cycle average of tags in use
+system.cpu.dcache.total_refs 660843701 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 1531045 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 431.629182 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 255450000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::0 4095.114036 # Average occupied blocks per context
+system.cpu.dcache.occ_percent::0 0.999784 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits 450600382 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits 210243310 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits 9 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits 660714943 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 660714943 # number of overall hits
-system.cpu.dcache.ReadReq_misses 1926978 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses 551448 # number of WriteReq misses
-system.cpu.dcache.LoadLockedReq_misses 3 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses 2478426 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses 2478426 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 71403545500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 20877102491 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency 92500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency 92280647991 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 92280647991 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 452398473 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_hits 660843692 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits 660843692 # number of overall hits
+system.cpu.dcache.ReadReq_misses 1927019 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses 551586 # number of WriteReq misses
+system.cpu.dcache.LoadLockedReq_misses 2 # number of LoadLockedReq misses
+system.cpu.dcache.demand_misses 2478605 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses 2478605 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency 71403632500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency 20879059491 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency 59000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency 92282691991 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency 92282691991 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses 452527401 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses 210794896 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses 12 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 663193369 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 663193369 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate 0.004259 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate 0.002616 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate 0.250000 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_accesses 11 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses 663322297 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses 663322297 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate 0.004258 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate 0.002617 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate 0.181818 # miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_miss_rate 0.003737 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate 0.003737 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 37054.676026 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 37858.696543 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency 30833.333333 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 37233.570012 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 37233.570012 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 73500 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 17000 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 13 # number of cycles access was blocked
+system.cpu.dcache.ReadReq_avg_miss_latency 37053.932784 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency 37852.772715 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency 29500 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency 37231.705734 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency 37231.705734 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 79500 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 20500 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 14 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 1 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 5653.846154 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 17000 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 5678.571429 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 20500 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks 107355 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits 467583 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits 479805 # number of WriteReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits 2 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits 947388 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits 947388 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses 1459395 # number of ReadReq MSHR misses
+system.cpu.dcache.writebacks 107353 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits 467618 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits 479943 # number of WriteReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits 1 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.demand_mshr_hits 947561 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits 947561 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses 1459401 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses 71643 # number of WriteReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses 1 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.demand_mshr_misses 1531038 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses 1531038 # number of overall MSHR misses
+system.cpu.dcache.demand_mshr_misses 1531044 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses 1531044 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 49913534500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 2493312500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency 49913659500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency 2493461000 # number of WriteReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_latency 35000 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 52406847000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 52406847000 # number of overall MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 52407120500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 52407120500 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.003226 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate 0.003225 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate 0.000340 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate 0.083333 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_mshr_miss_rate 0.002309 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate 0.002309 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 34201.524947 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 34801.899697 # average WriteReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate 0.090909 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_mshr_miss_rate 0.002308 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate 0.002308 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 34201.469987 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency 34803.972475 # average WriteReq mshr miss latency
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency 35000 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 34229.618729 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 34229.618729 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 34229.663223 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 34229.663223 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 1480567 # number of replacements
-system.cpu.l2cache.tagsinuse 31934.538641 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 62997 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 1513254 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 0.041630 # Average number of references to valid blocks.
+system.cpu.l2cache.replacements 1480560 # number of replacements
+system.cpu.l2cache.tagsinuse 31934.298723 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 62999 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 1513247 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 0.041632 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 28868.809118 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 3065.729523 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.881006 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.093559 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits 55380 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits 107355 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits 4788 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits 60168 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits 60168 # number of overall hits
-system.cpu.l2cache.ReadReq_misses 1413972 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses 66855 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses 1480827 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses 1480827 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 48486615500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 2348963000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 50835578500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 50835578500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses 1469352 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses 107355 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.occ_blocks::0 28867.873331 # Average occupied blocks per context
+system.cpu.l2cache.occ_blocks::1 3066.425392 # Average occupied blocks per context
+system.cpu.l2cache.occ_percent::0 0.880978 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::1 0.093580 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits 55386 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits 107353 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits 4785 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits 60171 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits 60171 # number of overall hits
+system.cpu.l2cache.ReadReq_misses 1413963 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses 66858 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses 1480821 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses 1480821 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency 48486744500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency 2349128500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency 50835873000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency 50835873000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses 1469349 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses 107353 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses 71643 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses 1540995 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses 1540995 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate 0.962310 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate 0.933169 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate 0.960955 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate 0.960955 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 34291.071888 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 35135.188094 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 34329.181262 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 34329.181262 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 33000 # number of cycles access was blocked
+system.cpu.l2cache.demand_accesses 1540992 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses 1540992 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate 0.962306 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate 0.933211 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate 0.960953 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate 0.960953 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency 34291.381387 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency 35136.086931 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency 34329.519233 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency 34329.519233 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 37500 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 6 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 5 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs 5500 # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 7500 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.writebacks 66898 # number of writebacks
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses 1413972 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses 66855 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses 1480827 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses 1480827 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses 1413963 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses 66858 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses 1480821 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses 1480821 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 43834352500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 2147649000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency 45982001500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency 45982001500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency 43834024500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency 2147795500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency 45981820000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency 45981820000 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.962310 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.933169 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate 0.960955 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate 0.960955 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31000.863171 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 32123.984743 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 31051.568819 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 31051.568819 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_mshr_miss_rate 0.962306 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.933211 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate 0.960953 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate 0.960953 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31000.828522 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 32124.734512 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency 31051.572067 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency 31051.572067 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
diff --git a/tests/long/40.perlbmk/ref/arm/linux/o3-timing/simout b/tests/long/40.perlbmk/ref/arm/linux/o3-timing/simout
index 48d5b0b7a..9abe7d930 100755
--- a/tests/long/40.perlbmk/ref/arm/linux/o3-timing/simout
+++ b/tests/long/40.perlbmk/ref/arm/linux/o3-timing/simout
@@ -1,8 +1,8 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jul 8 2011 15:18:43
-gem5 started Jul 9 2011 02:34:35
+gem5 compiled Jul 15 2011 18:02:03
+gem5 started Jul 16 2011 02:25:07
gem5 executing on u200439-lin.austin.arm.com
command line: build/ARM_SE/gem5.opt -d build/ARM_SE/tests/opt/long/40.perlbmk/arm/linux/o3-timing -re tests/run.py build/ARM_SE/tests/opt/long/40.perlbmk/arm/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
@@ -1385,4 +1385,4 @@ info: Increasing stack size by one page.
2000: 760651391
1000: 4031656975
0: 2206428413
-Exiting @ tick 744105966500 because target called exit()
+Exiting @ tick 774804895000 because target called exit()
diff --git a/tests/long/40.perlbmk/ref/arm/linux/o3-timing/stats.txt b/tests/long/40.perlbmk/ref/arm/linux/o3-timing/stats.txt
index bce6cbb05..e5f49a16a 100644
--- a/tests/long/40.perlbmk/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/40.perlbmk/ref/arm/linux/o3-timing/stats.txt
@@ -1,13 +1,13 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.744106 # Number of seconds simulated
-sim_ticks 744105966500 # Number of ticks simulated
+sim_seconds 0.774805 # Number of seconds simulated
+sim_ticks 774804895000 # Number of ticks simulated
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 75556 # Simulator instruction rate (inst/s)
-host_tick_rate 29820362 # Simulator tick rate (ticks/s)
+host_inst_rate 78044 # Simulator instruction rate (inst/s)
+host_tick_rate 32073308 # Simulator tick rate (ticks/s)
host_mem_usage 264164 # Number of bytes of host memory used
-host_seconds 24952.95 # Real time elapsed on the host
-sim_insts 1885342016 # Number of instructions simulated
+host_seconds 24157.31 # Real time elapsed on the host
+sim_insts 1885341976 # Number of instructions simulated
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
system.cpu.dtb.read_hits 0 # DTB read hits
@@ -51,299 +51,300 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 1411 # Number of system calls
-system.cpu.numCycles 1488211934 # number of cpu cycles simulated
+system.cpu.numCycles 1549609791 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 518896793 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 400040732 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 32908651 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 412694566 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 290043770 # Number of BTB hits
+system.cpu.BPredUnit.lookups 528720404 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 405201149 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 32899214 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 420084737 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 301658852 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 65454853 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 2848873 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 431006584 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 2627710278 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 518896793 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 355498623 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 704801435 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 227434994 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 113516280 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 240 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 5111 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 399257672 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 8382302 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 1436630001 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.536830 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.149737 # Number of instructions fetched each cycle (Total)
+system.cpu.BPredUnit.usedRAS 69231604 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 2844202 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 441882986 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 2652302812 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 528720404 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 370890456 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 718660047 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 237987325 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 141427708 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 230 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 5060 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 410572411 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 11240316 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 1497398135 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.463229 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.115993 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 731865766 50.94% 50.94% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 52278672 3.64% 54.58% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 109951004 7.65% 62.24% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 64331025 4.48% 66.71% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 92104513 6.41% 73.12% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 55434190 3.86% 76.98% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 39408243 2.74% 79.73% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 32778762 2.28% 82.01% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 258477826 17.99% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 778775531 52.01% 52.01% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 50816086 3.39% 55.40% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 117376582 7.84% 63.24% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 64268768 4.29% 67.53% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 98483271 6.58% 74.11% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 55328075 3.69% 77.80% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 42969714 2.87% 80.67% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 33373173 2.23% 82.90% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 256006935 17.10% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 1436630001 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.348671 # Number of branch fetches per cycle
-system.cpu.fetch.rate 1.765683 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 474703889 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 92089695 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 671736516 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 10812998 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 187286903 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 70416009 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 13639 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 3539876246 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 23440 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 187286903 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 514963010 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 29220198 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 3511276 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 640788708 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 60859906 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 3412725631 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 46 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 4123400 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 48521988 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 3397910620 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 16198267301 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 15450730698 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 747536603 # Number of floating rename lookups
-system.cpu.rename.CommittedMaps 1993166767 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 1404743848 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 278280 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 278424 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 178635722 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 1114561414 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 545702989 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 154567236 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 147667095 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 3238356442 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 281581 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 2642482384 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 5796308 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 1352960304 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 3645177300 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 70016 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 1436630001 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.839362 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.852230 # Number of insts issued each cycle
+system.cpu.fetch.rateDist::total 1497398135 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.341196 # Number of branch fetches per cycle
+system.cpu.fetch.rate 1.711594 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 490492895 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 110799689 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 685856855 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 14839948 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 195408748 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 70149015 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 13528 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 3592611687 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 23480 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 195408748 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 532538328 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 41527455 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 3530778 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 657203589 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 67189237 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 3464582939 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 83 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 4053070 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 53839616 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.FullRegisterEvents 15 # Number of times there has been no free registers
+system.cpu.rename.RenamedOperands 3447136427 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 16419760198 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 15673686759 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 746073439 # Number of floating rename lookups
+system.cpu.rename.CommittedMaps 1993166703 # Number of HB maps that are committed
+system.cpu.rename.UndoneMaps 1453969719 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 280977 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 281142 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 192553677 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 1121958053 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 549497958 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 186141114 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 133678303 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 3274000051 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 286918 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 2696986204 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 15942313 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 1388610041 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 3416788899 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 75361 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 1497398135 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.801115 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.821957 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 506457907 35.25% 35.25% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 223599177 15.56% 50.82% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 229642094 15.98% 66.80% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 172448421 12.00% 78.81% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 157180454 10.94% 89.75% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 90857048 6.32% 96.07% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 40453427 2.82% 98.89% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 11405646 0.79% 99.68% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 4585827 0.32% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 520879280 34.79% 34.79% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 250662816 16.74% 51.53% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 249981874 16.69% 68.22% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 183430350 12.25% 80.47% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 145558199 9.72% 90.19% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 90126006 6.02% 96.21% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 37572713 2.51% 98.72% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 15725690 1.05% 99.77% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 3461207 0.23% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 1436630001 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 1497398135 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 1185558 1.85% 1.85% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 23950 0.04% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.89% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 40505203 63.35% 65.24% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 22224408 34.76% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 466158 0.65% 0.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 23952 0.03% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 43631235 60.82% 61.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 27621714 38.50% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 1237165385 46.82% 46.82% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 11226668 0.42% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 8630 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 47.24% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 1375289 0.05% 47.30% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 47.30% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 6876475 0.26% 47.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 6142371 0.23% 47.79% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 47.79% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 24460385 0.93% 48.71% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 48.71% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 48.71% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 48.71% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 896605446 33.93% 82.64% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 458621735 17.36% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 1249934524 46.35% 46.35% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 15347152 0.57% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 8678 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 46.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 1375289 0.05% 46.97% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 46.97% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 6876474 0.25% 47.22% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 5502225 0.20% 47.42% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 47.42% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 24546538 0.91% 48.34% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 48.34% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 48.34% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 48.34% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 926115609 34.34% 82.67% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 467279715 17.33% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 2642482384 # Type of FU issued
-system.cpu.iq.rate 1.775609 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 63939119 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.024197 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 6661297580 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 4469277070 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 2420670942 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 130032616 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 124010144 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 59075392 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 2641405327 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 65016176 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 73114963 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 2696986204 # Type of FU issued
+system.cpu.iq.rate 1.740429 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 71743059 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.026601 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 6850131362 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 4543112182 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 2499696981 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 128924553 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 123913779 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 57056788 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 2702891798 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 65837465 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 68903819 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 483170898 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 99011 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 3650929 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 268704359 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 490567545 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 34373 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 5468301 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 272499336 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 94 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.rescheduledLoads 85 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked 25 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 187286903 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 16548451 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 1477546 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 3238703739 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 11872283 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 1114561414 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 545702989 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 268887 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 1475433 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 305 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 3650929 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 36090139 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 8517669 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 44607808 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 2538548253 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 842723322 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 103934131 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 195408748 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 16548936 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 1477418 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 3274352719 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 7542599 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 1121958053 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 549497958 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 274197 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 1475285 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 266 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 5468301 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 35960500 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 8891555 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 44852055 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 2594017984 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 869263464 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 102968220 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 65716 # number of nop insts executed
-system.cpu.iew.exec_refs 1272992998 # number of memory reference insts executed
-system.cpu.iew.exec_branches 351489842 # Number of branches executed
-system.cpu.iew.exec_stores 430269676 # Number of stores executed
-system.cpu.iew.exec_rate 1.705771 # Inst execution rate
-system.cpu.iew.wb_sent 2508384244 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 2479746334 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 1467036313 # num instructions producing a value
-system.cpu.iew.wb_consumers 2710651250 # num instructions consuming a value
+system.cpu.iew.exec_nop 65750 # number of nop insts executed
+system.cpu.iew.exec_refs 1311874105 # number of memory reference insts executed
+system.cpu.iew.exec_branches 351627111 # Number of branches executed
+system.cpu.iew.exec_stores 442610641 # Number of stores executed
+system.cpu.iew.exec_rate 1.673981 # Inst execution rate
+system.cpu.iew.wb_sent 2572992074 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 2556753769 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 1518871802 # num instructions producing a value
+system.cpu.iew.wb_consumers 2751373427 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.666259 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.541212 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.649934 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.552041 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitCommittedInsts 1885353032 # The number of committed instructions
-system.cpu.commit.commitSquashedInsts 1353312364 # The number of squashed insts skipped by commit
-system.cpu.commit.commitNonSpecStalls 211565 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 38431023 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 1249343100 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.509075 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.191779 # Number of insts commited each cycle
+system.cpu.commit.commitCommittedInsts 1885352992 # The number of committed instructions
+system.cpu.commit.commitSquashedInsts 1388961384 # The number of squashed insts skipped by commit
+system.cpu.commit.commitNonSpecStalls 211557 # The number of times commit has been forced to stall to communicate backwards
+system.cpu.commit.branchMispredicts 38421689 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 1301989389 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.448056 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.137383 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 548617532 43.91% 43.91% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 340979538 27.29% 71.21% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 105479188 8.44% 79.65% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 77201400 6.18% 85.83% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 51871134 4.15% 89.98% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 18884009 1.51% 91.49% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 20943022 1.68% 93.17% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 8690011 0.70% 93.86% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 76677266 6.14% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 590521474 45.36% 45.36% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 345830520 26.56% 71.92% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 113709906 8.73% 80.65% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 73638275 5.66% 86.31% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 53779351 4.13% 90.44% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 24377206 1.87% 92.31% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 19730682 1.52% 93.82% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 7415491 0.57% 94.39% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 72986484 5.61% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 1249343100 # Number of insts commited each cycle
-system.cpu.commit.count 1885353032 # Number of instructions committed
+system.cpu.commit.committed_per_cycle::total 1301989389 # Number of insts commited each cycle
+system.cpu.commit.count 1885352992 # Number of instructions committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu.commit.refs 908389145 # Number of memory references committed
-system.cpu.commit.loads 631390515 # Number of loads committed
+system.cpu.commit.refs 908389129 # Number of memory references committed
+system.cpu.commit.loads 631390507 # Number of loads committed
system.cpu.commit.membars 9986 # Number of memory barriers committed
-system.cpu.commit.branches 291351878 # Number of branches committed
+system.cpu.commit.branches 291351870 # Number of branches committed
system.cpu.commit.fp_insts 52289415 # Number of committed floating point instructions.
-system.cpu.commit.int_insts 1653712207 # Number of committed integer instructions.
+system.cpu.commit.int_insts 1653712175 # Number of committed integer instructions.
system.cpu.commit.function_calls 41577833 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 76677266 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 72986484 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 4411312885 # The number of ROB reads
-system.cpu.rob.rob_writes 6664635759 # The number of ROB writes
-system.cpu.timesIdled 1344981 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 51581933 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.committedInsts 1885342016 # Number of Instructions Simulated
-system.cpu.committedInsts_total 1885342016 # Number of Instructions Simulated
-system.cpu.cpi 0.789359 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.789359 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.266850 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.266850 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 12578509945 # number of integer regfile reads
-system.cpu.int_regfile_writes 2395231974 # number of integer regfile writes
-system.cpu.fp_regfile_reads 70809202 # number of floating regfile reads
-system.cpu.fp_regfile_writes 51453484 # number of floating regfile writes
-system.cpu.misc_regfile_reads 4059454744 # number of misc regfile reads
-system.cpu.misc_regfile_writes 13779568 # number of misc regfile writes
-system.cpu.icache.replacements 25817 # number of replacements
-system.cpu.icache.tagsinuse 1640.813432 # Cycle average of tags in use
-system.cpu.icache.total_refs 399229379 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 27501 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 14516.904076 # Average number of references to valid blocks.
+system.cpu.rob.rob_reads 4503298936 # The number of ROB reads
+system.cpu.rob.rob_writes 6744049642 # The number of ROB writes
+system.cpu.timesIdled 1345030 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 52211656 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.committedInsts 1885341976 # Number of Instructions Simulated
+system.cpu.committedInsts_total 1885341976 # Number of Instructions Simulated
+system.cpu.cpi 0.821925 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.821925 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.216656 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.216656 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 12929172445 # number of integer regfile reads
+system.cpu.int_regfile_writes 2454347411 # number of integer regfile writes
+system.cpu.fp_regfile_reads 68793732 # number of floating regfile reads
+system.cpu.fp_regfile_writes 50170083 # number of floating regfile writes
+system.cpu.misc_regfile_reads 4128169598 # number of misc regfile reads
+system.cpu.misc_regfile_writes 13779552 # number of misc regfile writes
+system.cpu.icache.replacements 25756 # number of replacements
+system.cpu.icache.tagsinuse 1635.277334 # Cycle average of tags in use
+system.cpu.icache.total_refs 410544180 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 27432 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 14965.885827 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 1640.813432 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.801178 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 399229380 # number of ReadReq hits
-system.cpu.icache.demand_hits 399229380 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 399229380 # number of overall hits
-system.cpu.icache.ReadReq_misses 28292 # number of ReadReq misses
-system.cpu.icache.demand_misses 28292 # number of demand (read+write) misses
-system.cpu.icache.overall_misses 28292 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 269405500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 269405500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 269405500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 399257672 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 399257672 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 399257672 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate 0.000071 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate 0.000071 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate 0.000071 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 9522.320797 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 9522.320797 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 9522.320797 # average overall miss latency
+system.cpu.icache.occ_blocks::0 1635.277334 # Average occupied blocks per context
+system.cpu.icache.occ_percent::0 0.798475 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits 410544181 # number of ReadReq hits
+system.cpu.icache.demand_hits 410544181 # number of demand (read+write) hits
+system.cpu.icache.overall_hits 410544181 # number of overall hits
+system.cpu.icache.ReadReq_misses 28230 # number of ReadReq misses
+system.cpu.icache.demand_misses 28230 # number of demand (read+write) misses
+system.cpu.icache.overall_misses 28230 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency 268370000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency 268370000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency 268370000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses 410572411 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses 410572411 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses 410572411 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate 0.000069 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate 0.000069 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate 0.000069 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency 9506.553312 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency 9506.553312 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency 9506.553312 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -353,143 +354,143 @@ system.cpu.icache.avg_blocked_cycles::no_targets no_value
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.icache.ReadReq_mshr_hits 785 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits 785 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits 785 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses 27507 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses 27507 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses 27507 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_hits 792 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits 792 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits 792 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses 27438 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses 27438 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses 27438 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 166096000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 166096000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 166096000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency 164813000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency 164813000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency 164813000 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.000069 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate 0.000069 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate 0.000069 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 6038.317519 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 6038.317519 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 6038.317519 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_miss_rate 0.000067 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate 0.000067 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate 0.000067 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 6006.742474 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 6006.742474 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 6006.742474 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 1531025 # number of replacements
-system.cpu.dcache.tagsinuse 4094.846671 # Cycle average of tags in use
-system.cpu.dcache.total_refs 1028461825 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 1535121 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 669.954893 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 306448000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 4094.846671 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.999718 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 752304344 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits 276127089 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits 17060 # number of LoadLockedReq hits
-system.cpu.dcache.StoreCondReq_hits 13318 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits 1028431433 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 1028431433 # number of overall hits
-system.cpu.dcache.ReadReq_misses 1932486 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses 808589 # number of WriteReq misses
+system.cpu.dcache.replacements 1531422 # number of replacements
+system.cpu.dcache.tagsinuse 4094.889747 # Cycle average of tags in use
+system.cpu.dcache.total_refs 1060675603 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 1535518 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 690.760775 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 306953000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::0 4094.889747 # Average occupied blocks per context
+system.cpu.dcache.occ_percent::0 0.999729 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits 784517362 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits 276127149 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits 17768 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits 13310 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits 1060644511 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits 1060644511 # number of overall hits
+system.cpu.dcache.ReadReq_misses 1932656 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses 808529 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses 3 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses 2741075 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses 2741075 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 69636872500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 28315241500 # number of WriteReq miss cycles
+system.cpu.dcache.demand_misses 2741185 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses 2741185 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency 69641234000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency 28315172500 # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency 108500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency 97952114000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 97952114000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 754236830 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_miss_latency 97956406500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency 97956406500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses 786450018 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses 276935678 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses 17063 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses 13318 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 1031172508 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 1031172508 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate 0.002562 # miss rate for ReadReq accesses
+system.cpu.dcache.LoadLockedReq_accesses 17771 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses 13310 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses 1063385696 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses 1063385696 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate 0.002457 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate 0.002920 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate 0.000176 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate 0.002658 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate 0.002658 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 36034.865194 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 35018.088918 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_miss_rate 0.000169 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate 0.002578 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate 0.002578 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency 36033.952240 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency 35020.602229 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency 36166.666667 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 35734.926626 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 35734.926626 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency 35735.058560 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency 35735.058560 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 59000 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 59500 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 4 # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 14750 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 14875 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks 106614 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits 470081 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits 735866 # number of WriteReq MSHR hits
+system.cpu.dcache.writebacks 106530 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits 469858 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits 735802 # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits 3 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits 1205947 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits 1205947 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses 1462405 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses 72723 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses 1535128 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses 1535128 # number of overall MSHR misses
+system.cpu.dcache.demand_mshr_hits 1205660 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits 1205660 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses 1462798 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses 72727 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses 1535525 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses 1535525 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 50067282500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 2361289000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 52428571500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 52428571500 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency 50071553500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency 2361380000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 52432933500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 52432933500 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.001939 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate 0.001860 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate 0.000263 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate 0.001489 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate 0.001489 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 34236.263210 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 32469.631341 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 34152.573271 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 34152.573271 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate 0.001444 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate 0.001444 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 34229.984933 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency 32469.096759 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 34146.584067 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 34146.584067 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 1479866 # number of replacements
-system.cpu.l2cache.tagsinuse 31973.633477 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 82869 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 1512586 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 0.054786 # Average number of references to valid blocks.
+system.cpu.l2cache.replacements 1479883 # number of replacements
+system.cpu.l2cache.tagsinuse 31974.412351 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 83096 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 1512603 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 0.054936 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 29008.320334 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 2965.313143 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.885264 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.090494 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits 74752 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits 106614 # number of Writeback hits
+system.cpu.l2cache.occ_blocks::0 29007.598549 # Average occupied blocks per context
+system.cpu.l2cache.occ_blocks::1 2966.813802 # Average occupied blocks per context
+system.cpu.l2cache.occ_percent::0 0.885242 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::1 0.090540 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits 75017 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits 106530 # number of Writeback hits
system.cpu.l2cache.UpgradeReq_hits 2 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits 6636 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits 81388 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits 81388 # number of overall hits
-system.cpu.l2cache.ReadReq_misses 1415154 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_hits 6638 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits 81655 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits 81655 # number of overall hits
+system.cpu.l2cache.ReadReq_misses 1415213 # number of ReadReq misses
system.cpu.l2cache.UpgradeReq_misses 4 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses 66081 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses 1481235 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses 1481235 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 48603615500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 2279719000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 50883334500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 50883334500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses 1489906 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses 106614 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_misses 66083 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses 1481296 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses 1481296 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency 48605841000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency 2279788500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency 50885629500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency 50885629500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses 1490230 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses 106530 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses 6 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses 72717 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses 1562623 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses 1562623 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate 0.949828 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_accesses 72721 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses 1562951 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses 1562951 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate 0.949661 # miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate 0.666667 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate 0.908742 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate 0.947916 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate 0.947916 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 34345.106964 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 34498.857463 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 34351.966096 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 34351.966096 # average overall miss latency
+system.cpu.l2cache.ReadExReq_miss_rate 0.908720 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate 0.947756 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate 0.947756 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency 34345.247676 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency 34498.865064 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency 34352.100796 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency 34352.100796 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -499,31 +500,31 @@ system.cpu.l2cache.avg_blocked_cycles::no_targets no_value
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.writebacks 66099 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_hits 27 # number of ReadReq MSHR hits
-system.cpu.l2cache.demand_mshr_hits 27 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits 27 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses 1415127 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_hits 24 # number of ReadReq MSHR hits
+system.cpu.l2cache.demand_mshr_hits 24 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits 24 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses 1415189 # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses 4 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses 66081 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses 1481208 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses 1481208 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses 66083 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses 1481272 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses 1481272 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 44021028500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency 44022928500 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 124000 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 2048574500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency 46069603000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency 46069603000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency 2048636000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency 46071564500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency 46071564500 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.949810 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate 0.949645 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 0.666667 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.908742 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate 0.947899 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate 0.947899 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31107.475513 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.908720 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate 0.947741 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate 0.947741 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31107.455259 # average ReadReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31000 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31000.960942 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 31102.723588 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 31102.723588 # average overall mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31000.953347 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency 31102.703960 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency 31102.703960 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions