summaryrefslogtreecommitdiff
path: root/tests/long/40.perlbmk
diff options
context:
space:
mode:
authorKorey Sewell <ksewell@umich.edu>2011-06-20 18:57:14 -0400
committerKorey Sewell <ksewell@umich.edu>2011-06-20 18:57:14 -0400
commitb5736ba4ef3ae82238c7c9811e182c8a13a58fdd (patch)
treece28586e5b2957d629b7041e78cc56cc7e1457ed /tests/long/40.perlbmk
parentaffad299320e767b18c45a760c69a1ef287565bc (diff)
downloadgem5-b5736ba4ef3ae82238c7c9811e182c8a13a58fdd.tar.xz
alpha:o3:simple: update simout/err files
A few prior changesets have changed the gem5 output in a way that wont cause errors but may be confusing for someone trying to debug the regressions. Ones that I caught were: - no more "warn: <hash address" - typo in the ALPHA Prefetch unimplemented warning Additionaly, the last updated stats changes rearrange the ordering of the stats output even though they are still correct stats (gem5 is smart enough to detect this). All the regressions pass w/the same stats even though it looks like they are being changed.
Diffstat (limited to 'tests/long/40.perlbmk')
-rwxr-xr-xtests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simerr12
-rwxr-xr-xtests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simout16
-rw-r--r--tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt840
-rwxr-xr-xtests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/simerr12
-rwxr-xr-xtests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/simout16
-rw-r--r--tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/stats.txt78
-rwxr-xr-xtests/long/40.perlbmk/ref/alpha/tru64/simple-timing/simerr12
-rwxr-xr-xtests/long/40.perlbmk/ref/alpha/tru64/simple-timing/simout16
-rw-r--r--tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/stats.txt436
9 files changed, 704 insertions, 734 deletions
diff --git a/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simerr b/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simerr
index abaf1cb79..ca52b457d 100755
--- a/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simerr
+++ b/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simerr
@@ -1,13 +1,7 @@
warn: Sockets disabled, not accepting gdb connections
-For more information see: http://www.m5sim.org/warn/d946bea6
-warn: Prefetch instrutions is Alpha do not do anything
-For more information see: http://www.m5sim.org/warn/3e0eccba
-warn: Prefetch instrutions is Alpha do not do anything
-For more information see: http://www.m5sim.org/warn/3e0eccba
-warn: Prefetch instrutions is Alpha do not do anything
-For more information see: http://www.m5sim.org/warn/3e0eccba
+warn: Prefetch instructions in Alpha do not do anything
+warn: Prefetch instructions in Alpha do not do anything
+warn: Prefetch instructions in Alpha do not do anything
warn: ignoring syscall sigprocmask(0, 1, ...)
-For more information see: http://www.m5sim.org/warn/5c5b547f
warn: ignoring syscall sigprocmask(18446744073709547831, 1, ...)
-For more information see: http://www.m5sim.org/warn/5c5b547f
hack: be nice to actually delete the event here
diff --git a/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simout b/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simout
index 2b957fca5..07cbaf4f4 100755
--- a/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simout
+++ b/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/simout
@@ -1,14 +1,10 @@
-M5 Simulator System
+gem5 Simulator System. http://gem5.org
+gem5 is copyrighted software; use the --copyright option for details.
-Copyright (c) 2001-2008
-The Regents of The University of Michigan
-All Rights Reserved
-
-
-M5 compiled Apr 21 2011 12:29:56
-M5 started Apr 21 2011 13:02:51
-M5 executing on maize
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/o3-timing
+gem5 compiled Jun 19 2011 06:59:13
+gem5 started Jun 19 2011 10:33:23
+gem5 executing on m60-009.pool
+command line: build/ALPHA_SE/gem5.fast -d build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/o3-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
diff --git a/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
index 1074a9ea8..04c2afe0b 100644
--- a/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,162 +1,66 @@
---------- Begin Simulation Statistics ----------
-host_inst_rate 175234 # Simulator instruction rate (inst/s)
-host_mem_usage 214520 # Number of bytes of host memory used
-host_seconds 10403.50 # Real time elapsed on the host
-host_tick_rate 66237786 # Simulator tick rate (ticks/s)
-sim_freq 1000000000000 # Frequency of simulated ticks
-sim_insts 1823043370 # Number of instructions simulated
sim_seconds 0.689105 # Number of seconds simulated
sim_ticks 689104583500 # Number of ticks simulated
-system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.BTBHits 234435463 # Number of BTB hits
-system.cpu.BPredUnit.BTBLookups 286093994 # Number of BTB lookups
-system.cpu.BPredUnit.RASInCorrect 847 # Number of incorrect RAS predictions.
-system.cpu.BPredUnit.condIncorrect 28355376 # Number of conditional branches incorrect
-system.cpu.BPredUnit.condPredicted 229155282 # Number of conditional branches predicted
-system.cpu.BPredUnit.lookups 342127414 # Number of BP lookups
-system.cpu.BPredUnit.usedRAS 49327534 # Number of times the RAS was used to get a target.
-system.cpu.commit.branchMispredicts 28343556 # The number of times a branch was mispredicted
-system.cpu.commit.branches 266706457 # Number of branches committed
-system.cpu.commit.bw_lim_events 71745000 # number cycles where commit BW limit reached
-system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.commit.commitCommittedInsts 2008987604 # The number of committed instructions
-system.cpu.commit.commitNonSpecStalls 39 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.commitSquashedInsts 649535600 # The number of squashed insts skipped by commit
-system.cpu.commit.committed_per_cycle::samples 1283484985 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.565260 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.221446 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 584328523 45.53% 45.53% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 266282466 20.75% 66.27% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 167965913 13.09% 79.36% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 72752284 5.67% 85.03% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 49726595 3.87% 88.90% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 31709768 2.47% 91.37% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 15719812 1.22% 92.60% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 23254624 1.81% 94.41% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 71745000 5.59% 100.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 1283484985 # Number of insts commited each cycle
-system.cpu.commit.count 2008987604 # Number of instructions committed
-system.cpu.commit.fp_insts 71824891 # Number of committed floating point instructions.
-system.cpu.commit.function_calls 39955347 # Number of function calls committed.
-system.cpu.commit.int_insts 1778941351 # Number of committed integer instructions.
-system.cpu.commit.loads 511070026 # Number of loads committed
-system.cpu.commit.membars 0 # Number of memory barriers committed
-system.cpu.commit.refs 721864922 # Number of memory references committed
-system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu.committedInsts 1823043370 # Number of Instructions Simulated
-system.cpu.committedInsts_total 1823043370 # Number of Instructions Simulated
-system.cpu.cpi 0.755994 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.755994 # CPI: Total CPI of All Threads
-system.cpu.dcache.LoadLockedReq_accesses 8 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_hits 8 # number of LoadLockedReq hits
-system.cpu.dcache.ReadReq_accesses 462144938 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_avg_miss_latency 37091.734782 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 34178.023898 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_hits 460219169 # number of ReadReq hits
-system.cpu.dcache.ReadReq_miss_latency 71430113000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_rate 0.004167 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_misses 1925769 # number of ReadReq misses
-system.cpu.dcache.ReadReq_mshr_hits 466816 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_miss_latency 49864130500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.003157 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_misses 1458953 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_accesses 210794896 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_avg_miss_latency 37975.971712 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 34787.911566 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_hits 210247520 # number of WriteReq hits
-system.cpu.dcache.WriteReq_miss_latency 20787135492 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_rate 0.002597 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_misses 547376 # number of WriteReq misses
-system.cpu.dcache.WriteReq_mshr_hits 475729 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_miss_latency 2492449500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_rate 0.000340 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_misses 71647 # number of WriteReq MSHR misses
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 5583.333333 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 14000 # average number of cycles each access was blocked
-system.cpu.dcache.avg_refs 438.041746 # Average number of references to valid blocks.
-system.cpu.dcache.blocked::no_mshrs 12 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 1 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_mshrs 67000 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 14000 # number of cycles access was blocked
-system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.demand_accesses 672939834 # number of demand (read+write) accesses
-system.cpu.dcache.demand_avg_miss_latency 37287.441089 # average overall miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 34206.572586 # average overall mshr miss latency
-system.cpu.dcache.demand_hits 670466689 # number of demand (read+write) hits
-system.cpu.dcache.demand_miss_latency 92217248492 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_rate 0.003675 # miss rate for demand accesses
-system.cpu.dcache.demand_misses 2473145 # number of demand (read+write) misses
-system.cpu.dcache.demand_mshr_hits 942545 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_miss_latency 52356580000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_rate 0.002274 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_misses 1530600 # number of demand (read+write) MSHR misses
-system.cpu.dcache.fast_writes 0 # number of fast writes performed
-system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.occ_blocks::0 4095.093805 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.999779 # Average percentage of cache occupancy
-system.cpu.dcache.overall_accesses 672939834 # number of overall (read+write) accesses
-system.cpu.dcache.overall_avg_miss_latency 37287.441089 # average overall miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 34206.572586 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.dcache.overall_hits 670466689 # number of overall hits
-system.cpu.dcache.overall_miss_latency 92217248492 # number of overall miss cycles
-system.cpu.dcache.overall_miss_rate 0.003675 # miss rate for overall accesses
-system.cpu.dcache.overall_misses 2473145 # number of overall misses
-system.cpu.dcache.overall_mshr_hits 942545 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_miss_latency 52356580000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_rate 0.002274 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_misses 1530600 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.replacements 1526504 # number of replacements
-system.cpu.dcache.sampled_refs 1530600 # Sample count of references to valid blocks.
-system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.dcache.tagsinuse 4095.093805 # Cycle average of tags in use
-system.cpu.dcache.total_refs 670466697 # Total number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 272263000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.writebacks 107391 # number of writebacks
-system.cpu.decode.BlockedCycles 27367471 # Number of cycles decode is blocked
-system.cpu.decode.BranchMispred 11874 # Number of times decode detected a branch misprediction
-system.cpu.decode.BranchResolved 29084935 # Number of times decode resolved a branch
-system.cpu.decode.DecodedInsts 2889732822 # Number of instructions handled by decode
-system.cpu.decode.IdleCycles 703418574 # Number of cycles decode is idle
-system.cpu.decode.RunCycles 551446436 # Number of cycles decode is running
-system.cpu.decode.SquashCycles 94589845 # Number of cycles decode is squashing
-system.cpu.decode.SquashedInsts 45736 # Number of squashed instructions handled by decode
-system.cpu.decode.UnblockCycles 1252504 # Number of cycles decode is unblocking
-system.cpu.dtb.data_accesses 766409541 # DTB accesses
-system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_hits 765750752 # DTB hits
-system.cpu.dtb.data_misses 658789 # DTB misses
-system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.fetch_acv 0 # ITB acv
+sim_freq 1000000000000 # Frequency of simulated ticks
+host_inst_rate 190198 # Simulator instruction rate (inst/s)
+host_tick_rate 71894197 # Simulator tick rate (ticks/s)
+host_mem_usage 200384 # Number of bytes of host memory used
+host_seconds 9584.98 # Real time elapsed on the host
+sim_insts 1823043370 # Number of instructions simulated
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
-system.cpu.dtb.read_accesses 514686384 # DTB read accesses
-system.cpu.dtb.read_acv 0 # DTB read access violations
+system.cpu.dtb.fetch_acv 0 # ITB acv
+system.cpu.dtb.fetch_accesses 0 # ITB accesses
system.cpu.dtb.read_hits 514070459 # DTB read hits
system.cpu.dtb.read_misses 615925 # DTB read misses
-system.cpu.dtb.write_accesses 251723157 # DTB write accesses
-system.cpu.dtb.write_acv 0 # DTB write access violations
+system.cpu.dtb.read_acv 0 # DTB read access violations
+system.cpu.dtb.read_accesses 514686384 # DTB read accesses
system.cpu.dtb.write_hits 251680293 # DTB write hits
system.cpu.dtb.write_misses 42864 # DTB write misses
+system.cpu.dtb.write_acv 0 # DTB write access violations
+system.cpu.dtb.write_accesses 251723157 # DTB write accesses
+system.cpu.dtb.data_hits 765750752 # DTB hits
+system.cpu.dtb.data_misses 658789 # DTB misses
+system.cpu.dtb.data_acv 0 # DTB access violations
+system.cpu.dtb.data_accesses 766409541 # DTB accesses
+system.cpu.itb.fetch_hits 343698672 # ITB hits
+system.cpu.itb.fetch_misses 197 # ITB misses
+system.cpu.itb.fetch_acv 0 # ITB acv
+system.cpu.itb.fetch_accesses 343698869 # ITB accesses
+system.cpu.itb.read_hits 0 # DTB read hits
+system.cpu.itb.read_misses 0 # DTB read misses
+system.cpu.itb.read_acv 0 # DTB read access violations
+system.cpu.itb.read_accesses 0 # DTB read accesses
+system.cpu.itb.write_hits 0 # DTB write hits
+system.cpu.itb.write_misses 0 # DTB write misses
+system.cpu.itb.write_acv 0 # DTB write access violations
+system.cpu.itb.write_accesses 0 # DTB write accesses
+system.cpu.itb.data_hits 0 # DTB hits
+system.cpu.itb.data_misses 0 # DTB misses
+system.cpu.itb.data_acv 0 # DTB access violations
+system.cpu.itb.data_accesses 0 # DTB accesses
+system.cpu.workload.num_syscalls 39 # Number of system calls
+system.cpu.numCycles 1378209168 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.BPredUnit.lookups 342127414 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 229155282 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 28355376 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 286093994 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 234435463 # Number of BTB hits
+system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
+system.cpu.BPredUnit.usedRAS 49327534 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 847 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 343698672 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 2972544545 # Number of instructions fetch has processed
system.cpu.fetch.Branches 342127414 # Number of branches that fetch encountered
-system.cpu.fetch.CacheLines 343698672 # Number of cache lines fetched
+system.cpu.fetch.predictedBranches 283762997 # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles 569144710 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.IcacheSquashes 4322809 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.Insts 2972544545 # Number of instructions fetch has processed
-system.cpu.fetch.MiscStallCycles 197 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.SquashCycles 28790520 # Number of cycles fetch has spent squashing
-system.cpu.fetch.branchRate 0.248241 # Number of branch fetches per cycle
-system.cpu.fetch.icacheStallCycles 343698672 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.predictedBranches 283762997 # Number of branches that fetch has predicted taken
-system.cpu.fetch.rate 2.156817 # Number of inst fetches per cycle
+system.cpu.fetch.MiscStallCycles 197 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.CacheLines 343698672 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 4322809 # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples 1378074830 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean 2.157027 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev 3.030206 # Number of instructions fetched each cycle (Total)
@@ -174,111 +78,98 @@ system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Nu
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total 1378074830 # Number of instructions fetched each cycle (Total)
-system.cpu.fp_regfile_reads 77822211 # number of floating regfile reads
-system.cpu.fp_regfile_writes 52656376 # number of floating regfile writes
-system.cpu.icache.ReadReq_accesses 343698672 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_avg_miss_latency 15692.605534 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 11569.674647 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_hits 343688083 # number of ReadReq hits
-system.cpu.icache.ReadReq_miss_latency 166169000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_rate 0.000031 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_misses 10589 # number of ReadReq misses
-system.cpu.icache.ReadReq_mshr_hits 815 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_miss_latency 113082000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.000028 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_misses 9774 # number of ReadReq MSHR misses
-system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
-system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
-system.cpu.icache.avg_refs 35167.101504 # Average number of references to valid blocks.
-system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.demand_accesses 343698672 # number of demand (read+write) accesses
-system.cpu.icache.demand_avg_miss_latency 15692.605534 # average overall miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 11569.674647 # average overall mshr miss latency
-system.cpu.icache.demand_hits 343688083 # number of demand (read+write) hits
-system.cpu.icache.demand_miss_latency 166169000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_rate 0.000031 # miss rate for demand accesses
-system.cpu.icache.demand_misses 10589 # number of demand (read+write) misses
-system.cpu.icache.demand_mshr_hits 815 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_miss_latency 113082000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_rate 0.000028 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_misses 9774 # number of demand (read+write) MSHR misses
-system.cpu.icache.fast_writes 0 # number of fast writes performed
-system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.occ_blocks::0 1613.087790 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.787641 # Average percentage of cache occupancy
-system.cpu.icache.overall_accesses 343698672 # number of overall (read+write) accesses
-system.cpu.icache.overall_avg_miss_latency 15692.605534 # average overall miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 11569.674647 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.icache.overall_hits 343688083 # number of overall hits
-system.cpu.icache.overall_miss_latency 166169000 # number of overall miss cycles
-system.cpu.icache.overall_miss_rate 0.000031 # miss rate for overall accesses
-system.cpu.icache.overall_misses 10589 # number of overall misses
-system.cpu.icache.overall_mshr_hits 815 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_miss_latency 113082000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_rate 0.000028 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_misses 9774 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.replacements 8102 # number of replacements
-system.cpu.icache.sampled_refs 9773 # Sample count of references to valid blocks.
-system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.icache.tagsinuse 1613.087790 # Cycle average of tags in use
-system.cpu.icache.total_refs 343688083 # Total number of references to valid blocks.
-system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.idleCycles 134338 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.iew.branchMispredicts 30877415 # Number of branch mispredicts detected at execute
-system.cpu.iew.exec_branches 273848647 # Number of branches executed
-system.cpu.iew.exec_nop 323098610 # number of nop insts executed
-system.cpu.iew.exec_rate 1.444031 # Inst execution rate
-system.cpu.iew.exec_refs 766410290 # number of memory reference insts executed
-system.cpu.iew.exec_stores 251723816 # Number of stores executed
-system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.iewBlockCycles 3355843 # Number of cycles IEW is blocking
-system.cpu.iew.iewDispLoadInsts 641174032 # Number of dispatched load instructions
-system.cpu.iew.iewDispNonSpecInsts 62 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewDispSquashedInsts 3006027 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispStoreInsts 294900052 # Number of dispatched store instructions
-system.cpu.iew.iewDispatchedInsts 2668815228 # Number of instructions dispatched to IQ
-system.cpu.iew.iewExecLoadInsts 514686474 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 77427097 # Number of squashed instructions skipped in execute
-system.cpu.iew.iewExecutedInsts 1990177336 # Number of executed instructions
-system.cpu.iew.iewIQFullEvents 131680 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewLSQFullEvents 3376 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.iewSquashCycles 94589845 # Number of cycles IEW is squashing
-system.cpu.iew.iewUnblockCycles 136604 # Number of cycles IEW is unblocking
-system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.cacheBlocked 15 # Number of times an access to memory failed due to the cache being blocked
-system.cpu.iew.lsq.thread0.forwLoads 51921347 # Number of loads that had data forwarded from stores
-system.cpu.iew.lsq.thread0.ignoredResponses 444 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
-system.cpu.iew.lsq.thread0.memOrderViolation 1647 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.rescheduledLoads 4160 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.squashedLoads 130104006 # Number of loads squashed
-system.cpu.iew.lsq.thread0.squashedStores 84105156 # Number of stores squashed
-system.cpu.iew.memOrderViolationEvents 1647 # Number of memory order violations
-system.cpu.iew.predictedNotTakenIncorrect 787925 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.predictedTakenIncorrect 30089490 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.wb_consumers 1598918223 # num instructions consuming a value
-system.cpu.iew.wb_count 1989129822 # cumulative count of insts written-back
-system.cpu.iew.wb_fanout 0.699683 # average fanout of values written-back
-system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.iew.wb_producers 1118735591 # num instructions producing a value
-system.cpu.iew.wb_rate 1.443271 # insts written-back per cycle
-system.cpu.iew.wb_sent 1990119861 # cumulative count of insts sent to commit
-system.cpu.int_regfile_reads 2524191182 # number of integer regfile reads
-system.cpu.int_regfile_writes 1452780579 # number of integer regfile writes
-system.cpu.ipc 1.322762 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.322762 # IPC: Total IPC of All Threads
+system.cpu.fetch.branchRate 0.248241 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.156817 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 703418574 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 27367471 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 551446436 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 1252504 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 94589845 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 29084935 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 11874 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 2889732822 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 45736 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 94589845 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 717318588 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 17364773 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 20986 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 538784806 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 9995832 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 2789102688 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 7 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 667601 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 9756545 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 1858404761 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 3251110860 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 3141674529 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 109436331 # Number of floating rename lookups
+system.cpu.rename.CommittedMaps 1384969070 # Number of HB maps that are committed
+system.cpu.rename.UndoneMaps 473435691 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 2820 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 67 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 26060288 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 641174032 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 294900052 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 45514192 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 5837090 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 2345716556 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 62 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 2067604433 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 20671442 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 522645709 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 487946872 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 23 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 1378074830 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.500357 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.637561 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 509079016 36.94% 36.94% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 296362701 21.51% 58.45% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 259221008 18.81% 77.26% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 152505049 11.07% 88.32% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 67550622 4.90% 93.23% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 50043003 3.63% 96.86% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 31234899 2.27% 99.12% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 9170584 0.67% 99.79% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 2907948 0.21% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 1378074830 # Number of insts issued each cycle
+system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 5127 0.01% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 0.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 27845547 76.88% 76.90% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 8367330 23.10% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 2752 0.00% 0.00% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu 1197059589 57.90% 57.90% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult 18404 0.00% 57.90% # Type of FU issued
@@ -314,191 +205,300 @@ system.cpu.iq.FU_type_0::MemWrite 276547322 13.38% 100.00% # Ty
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total 2067604433 # Type of FU issued
-system.cpu.iq.fp_alu_accesses 75415887 # Number of floating point alu accesses
-system.cpu.iq.fp_inst_queue_reads 148066359 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_wakeup_accesses 72617602 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_writes 74982161 # Number of floating instruction queue writes
+system.cpu.iq.rate 1.500211 # Inst issue rate
system.cpu.iq.fu_busy_cnt 36218004 # FU busy when requested
system.cpu.iq.fu_busy_rate 0.017517 # FU busy rate (busy events/executed inst)
-system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 5127 0.01% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 0.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 27845547 76.88% 76.90% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 8367330 23.10% 100.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu.iq.int_alu_accesses 2028403798 # Number of integer alu accesses
system.cpu.iq.int_inst_queue_reads 5422106783 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_wakeup_accesses 1916512220 # Number of integer instruction queue wakeup accesses
system.cpu.iq.int_inst_queue_writes 2793381779 # Number of integer instruction queue writes
-system.cpu.iq.iqInstsAdded 2345716556 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqInstsIssued 2067604433 # Number of instructions issued
-system.cpu.iq.iqNonSpecInstsAdded 62 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqSquashedInstsExamined 522645709 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedInstsIssued 20671442 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedNonSpecRemoved 23 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.iqSquashedOperandsExamined 487946872 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.issued_per_cycle::samples 1378074830 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.500357 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.637561 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 509079016 36.94% 36.94% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 296362701 21.51% 58.45% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 259221008 18.81% 77.26% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 152505049 11.07% 88.32% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 67550622 4.90% 93.23% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 50043003 3.63% 96.86% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 31234899 2.27% 99.12% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 9170584 0.67% 99.79% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 2907948 0.21% 100.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 1378074830 # Number of insts issued each cycle
-system.cpu.iq.rate 1.500211 # Inst issue rate
-system.cpu.itb.data_accesses 0 # DTB accesses
-system.cpu.itb.data_acv 0 # DTB access violations
-system.cpu.itb.data_hits 0 # DTB hits
-system.cpu.itb.data_misses 0 # DTB misses
-system.cpu.itb.fetch_accesses 343698869 # ITB accesses
-system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_hits 343698672 # ITB hits
-system.cpu.itb.fetch_misses 197 # ITB misses
-system.cpu.itb.read_accesses 0 # DTB read accesses
-system.cpu.itb.read_acv 0 # DTB read access violations
-system.cpu.itb.read_hits 0 # DTB read hits
-system.cpu.itb.read_misses 0 # DTB read misses
-system.cpu.itb.write_accesses 0 # DTB write accesses
-system.cpu.itb.write_acv 0 # DTB write access violations
-system.cpu.itb.write_hits 0 # DTB write hits
-system.cpu.itb.write_misses 0 # DTB write misses
-system.cpu.l2cache.ReadExReq_accesses 71647 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_avg_miss_latency 35136.169863 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 32132.901547 # average ReadExReq mshr miss latency
+system.cpu.iq.int_inst_queue_wakeup_accesses 1916512220 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 148066359 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 74982161 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 72617602 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 2028403798 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 75415887 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 51921347 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
+system.cpu.iew.lsq.thread0.squashedLoads 130104006 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 444 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 1647 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 84105156 # Number of stores squashed
+system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
+system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
+system.cpu.iew.lsq.thread0.rescheduledLoads 4160 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 15 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
+system.cpu.iew.iewSquashCycles 94589845 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 3355843 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 136604 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 2668815228 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 3006027 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 641174032 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 294900052 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 62 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 131680 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 3376 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 1647 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 30089490 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 787925 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 30877415 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 1990177336 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 514686474 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 77427097 # Number of squashed instructions skipped in execute
+system.cpu.iew.exec_swp 0 # number of swp insts executed
+system.cpu.iew.exec_nop 323098610 # number of nop insts executed
+system.cpu.iew.exec_refs 766410290 # number of memory reference insts executed
+system.cpu.iew.exec_branches 273848647 # Number of branches executed
+system.cpu.iew.exec_stores 251723816 # Number of stores executed
+system.cpu.iew.exec_rate 1.444031 # Inst execution rate
+system.cpu.iew.wb_sent 1990119861 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 1989129822 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 1118735591 # num instructions producing a value
+system.cpu.iew.wb_consumers 1598918223 # num instructions consuming a value
+system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
+system.cpu.iew.wb_rate 1.443271 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.699683 # average fanout of values written-back
+system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
+system.cpu.commit.commitCommittedInsts 2008987604 # The number of committed instructions
+system.cpu.commit.commitSquashedInsts 649535600 # The number of squashed insts skipped by commit
+system.cpu.commit.commitNonSpecStalls 39 # The number of times commit has been forced to stall to communicate backwards
+system.cpu.commit.branchMispredicts 28343556 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 1283484985 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.565260 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.221446 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 584328523 45.53% 45.53% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 266282466 20.75% 66.27% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 167965913 13.09% 79.36% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 72752284 5.67% 85.03% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 49726595 3.87% 88.90% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 31709768 2.47% 91.37% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 15719812 1.22% 92.60% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 23254624 1.81% 94.41% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 71745000 5.59% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 1283484985 # Number of insts commited each cycle
+system.cpu.commit.count 2008987604 # Number of instructions committed
+system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
+system.cpu.commit.refs 721864922 # Number of memory references committed
+system.cpu.commit.loads 511070026 # Number of loads committed
+system.cpu.commit.membars 0 # Number of memory barriers committed
+system.cpu.commit.branches 266706457 # Number of branches committed
+system.cpu.commit.fp_insts 71824891 # Number of committed floating point instructions.
+system.cpu.commit.int_insts 1778941351 # Number of committed integer instructions.
+system.cpu.commit.function_calls 39955347 # Number of function calls committed.
+system.cpu.commit.bw_lim_events 71745000 # number cycles where commit BW limit reached
+system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
+system.cpu.rob.rob_reads 3864626779 # The number of ROB reads
+system.cpu.rob.rob_writes 5411636382 # The number of ROB writes
+system.cpu.timesIdled 3611 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 134338 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.committedInsts 1823043370 # Number of Instructions Simulated
+system.cpu.committedInsts_total 1823043370 # Number of Instructions Simulated
+system.cpu.cpi 0.755994 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.755994 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.322762 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.322762 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 2524191182 # number of integer regfile reads
+system.cpu.int_regfile_writes 1452780579 # number of integer regfile writes
+system.cpu.fp_regfile_reads 77822211 # number of floating regfile reads
+system.cpu.fp_regfile_writes 52656376 # number of floating regfile writes
+system.cpu.misc_regfile_reads 1 # number of misc regfile reads
+system.cpu.misc_regfile_writes 1 # number of misc regfile writes
+system.cpu.icache.replacements 8102 # number of replacements
+system.cpu.icache.tagsinuse 1613.087790 # Cycle average of tags in use
+system.cpu.icache.total_refs 343688083 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 9773 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 35167.101504 # Average number of references to valid blocks.
+system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.icache.occ_blocks::0 1613.087790 # Average occupied blocks per context
+system.cpu.icache.occ_percent::0 0.787641 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits 343688083 # number of ReadReq hits
+system.cpu.icache.demand_hits 343688083 # number of demand (read+write) hits
+system.cpu.icache.overall_hits 343688083 # number of overall hits
+system.cpu.icache.ReadReq_misses 10589 # number of ReadReq misses
+system.cpu.icache.demand_misses 10589 # number of demand (read+write) misses
+system.cpu.icache.overall_misses 10589 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency 166169000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency 166169000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency 166169000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses 343698672 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses 343698672 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses 343698672 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate 0.000031 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate 0.000031 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate 0.000031 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency 15692.605534 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency 15692.605534 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency 15692.605534 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
+system.cpu.icache.fast_writes 0 # number of fast writes performed
+system.cpu.icache.cache_copies 0 # number of cache copies performed
+system.cpu.icache.writebacks 0 # number of writebacks
+system.cpu.icache.ReadReq_mshr_hits 815 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits 815 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits 815 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses 9774 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses 9774 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses 9774 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
+system.cpu.icache.ReadReq_mshr_miss_latency 113082000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency 113082000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency 113082000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
+system.cpu.icache.ReadReq_mshr_miss_rate 0.000028 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate 0.000028 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate 0.000028 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 11569.674647 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 11569.674647 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 11569.674647 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
+system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
+system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.dcache.replacements 1526504 # number of replacements
+system.cpu.dcache.tagsinuse 4095.093805 # Cycle average of tags in use
+system.cpu.dcache.total_refs 670466697 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 1530600 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 438.041746 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 272263000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::0 4095.093805 # Average occupied blocks per context
+system.cpu.dcache.occ_percent::0 0.999779 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits 460219169 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits 210247520 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits 8 # number of LoadLockedReq hits
+system.cpu.dcache.demand_hits 670466689 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits 670466689 # number of overall hits
+system.cpu.dcache.ReadReq_misses 1925769 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses 547376 # number of WriteReq misses
+system.cpu.dcache.demand_misses 2473145 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses 2473145 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency 71430113000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency 20787135492 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency 92217248492 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency 92217248492 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses 462144938 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses 210794896 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses 8 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses 672939834 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses 672939834 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate 0.004167 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate 0.002597 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate 0.003675 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate 0.003675 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency 37091.734782 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency 37975.971712 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency 37287.441089 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency 37287.441089 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 67000 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 14000 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 12 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 1 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 5583.333333 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 14000 # average number of cycles each access was blocked
+system.cpu.dcache.fast_writes 0 # number of fast writes performed
+system.cpu.dcache.cache_copies 0 # number of cache copies performed
+system.cpu.dcache.writebacks 107391 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits 466816 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits 475729 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits 942545 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits 942545 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses 1458953 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses 71647 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses 1530600 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses 1530600 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
+system.cpu.dcache.ReadReq_mshr_miss_latency 49864130500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency 2492449500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 52356580000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 52356580000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate 0.003157 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate 0.000340 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate 0.002274 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate 0.002274 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 34178.023898 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency 34787.911566 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 34206.572586 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 34206.572586 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
+system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
+system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.l2cache.replacements 1480376 # number of replacements
+system.cpu.l2cache.tagsinuse 31940.931964 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 62599 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 1513063 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 0.041372 # Average number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.occ_blocks::0 28887.056134 # Average occupied blocks per context
+system.cpu.l2cache.occ_blocks::1 3053.875830 # Average occupied blocks per context
+system.cpu.l2cache.occ_percent::0 0.881563 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::1 0.093197 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits 54988 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits 107391 # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits 4793 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_miss_latency 2348993500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_rate 0.933103 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_hits 59781 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits 59781 # number of overall hits
+system.cpu.l2cache.ReadReq_misses 1413739 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses 66854 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 2148213000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.933103 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_misses 66854 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadReq_accesses 1468727 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_avg_miss_latency 34262.381882 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31000.673392 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_hits 54988 # number of ReadReq hits
+system.cpu.l2cache.demand_misses 1480593 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses 1480593 # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency 48438065500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_rate 0.962561 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_misses 1413739 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 43826861000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.962561 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_misses 1413739 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_miss_latency 2348993500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency 50787059000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency 50787059000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses 1468727 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses 107391 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_hits 107391 # number of Writeback hits
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs 8625 # average number of cycles each access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
-system.cpu.l2cache.avg_refs 0.041372 # Average number of references to valid blocks.
-system.cpu.l2cache.blocked::no_mshrs 4 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.ReadExReq_accesses 71647 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses 1540374 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses 1540374 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate 0.962561 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate 0.933103 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate 0.961191 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate 0.961191 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency 34262.381882 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency 35136.169863 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency 34301.836494 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency 34301.836494 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 34500 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 4 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 8625 # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
+system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.demand_accesses 1540374 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_avg_miss_latency 34301.836494 # average overall miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 31051.797489 # average overall mshr miss latency
-system.cpu.l2cache.demand_hits 59781 # number of demand (read+write) hits
-system.cpu.l2cache.demand_miss_latency 50787059000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_rate 0.961191 # miss rate for demand accesses
-system.cpu.l2cache.demand_misses 1480593 # number of demand (read+write) misses
+system.cpu.l2cache.writebacks 66898 # number of writebacks
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses 1413739 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses 66854 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses 1480593 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses 1480593 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency 43826861000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency 2148213000 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency 45975074000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency 45975074000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate 0.962561 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.933103 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate 0.961191 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_misses 1480593 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.fast_writes 0 # number of fast writes performed
-system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.occ_blocks::0 28887.056134 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 3053.875830 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.881563 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.093197 # Average percentage of cache occupancy
-system.cpu.l2cache.overall_accesses 1540374 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_avg_miss_latency 34301.836494 # average overall miss latency
+system.cpu.l2cache.overall_mshr_miss_rate 0.961191 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31000.673392 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 32132.901547 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency 31051.797489 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 31051.797489 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.l2cache.overall_hits 59781 # number of overall hits
-system.cpu.l2cache.overall_miss_latency 50787059000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_rate 0.961191 # miss rate for overall accesses
-system.cpu.l2cache.overall_misses 1480593 # number of overall misses
-system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_miss_latency 45975074000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_rate 0.961191 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_misses 1480593 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.replacements 1480376 # number of replacements
-system.cpu.l2cache.sampled_refs 1513063 # Sample count of references to valid blocks.
+system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.l2cache.tagsinuse 31940.931964 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 62599 # Total number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.writebacks 66898 # number of writebacks
-system.cpu.memDep0.conflictingLoads 45514192 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 5837090 # Number of conflicting stores.
-system.cpu.memDep0.insertedLoads 641174032 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 294900052 # Number of stores inserted to the mem dependence unit.
-system.cpu.misc_regfile_reads 1 # number of misc regfile reads
-system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.numCycles 1378209168 # number of cpu cycles simulated
-system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
-system.cpu.rename.BlockCycles 17364773 # Number of cycles rename is blocking
-system.cpu.rename.CommittedMaps 1384969070 # Number of HB maps that are committed
-system.cpu.rename.IQFullEvents 667601 # Number of times rename has blocked due to IQ full
-system.cpu.rename.IdleCycles 717318588 # Number of cycles rename is idle
-system.cpu.rename.LSQFullEvents 9756545 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.ROBFullEvents 7 # Number of times rename has blocked due to ROB full
-system.cpu.rename.RenameLookups 3251110860 # Number of register rename lookups that rename has made
-system.cpu.rename.RenamedInsts 2789102688 # Number of instructions processed by rename
-system.cpu.rename.RenamedOperands 1858404761 # Number of destination operands rename has renamed
-system.cpu.rename.RunCycles 538784806 # Number of cycles rename is running
-system.cpu.rename.SquashCycles 94589845 # Number of cycles rename is squashing
-system.cpu.rename.UnblockCycles 9995832 # Number of cycles rename is unblocking
-system.cpu.rename.UndoneMaps 473435691 # Number of HB maps that are undone due to squashing
-system.cpu.rename.fp_rename_lookups 109436331 # Number of floating rename lookups
-system.cpu.rename.int_rename_lookups 3141674529 # Number of integer rename lookups
-system.cpu.rename.serializeStallCycles 20986 # count of cycles rename stalled for serializing inst
-system.cpu.rename.serializingInsts 2820 # count of serializing insts renamed
-system.cpu.rename.skidInsts 26060288 # count of insts added to the skid buffer
-system.cpu.rename.tempSerializingInsts 67 # count of temporary serializing insts renamed
-system.cpu.rob.rob_reads 3864626779 # The number of ROB reads
-system.cpu.rob.rob_writes 5411636382 # The number of ROB writes
-system.cpu.timesIdled 3611 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.workload.num_syscalls 39 # Number of system calls
+system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/simerr b/tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/simerr
index abaf1cb79..ca52b457d 100755
--- a/tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/simerr
+++ b/tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/simerr
@@ -1,13 +1,7 @@
warn: Sockets disabled, not accepting gdb connections
-For more information see: http://www.m5sim.org/warn/d946bea6
-warn: Prefetch instrutions is Alpha do not do anything
-For more information see: http://www.m5sim.org/warn/3e0eccba
-warn: Prefetch instrutions is Alpha do not do anything
-For more information see: http://www.m5sim.org/warn/3e0eccba
-warn: Prefetch instrutions is Alpha do not do anything
-For more information see: http://www.m5sim.org/warn/3e0eccba
+warn: Prefetch instructions in Alpha do not do anything
+warn: Prefetch instructions in Alpha do not do anything
+warn: Prefetch instructions in Alpha do not do anything
warn: ignoring syscall sigprocmask(0, 1, ...)
-For more information see: http://www.m5sim.org/warn/5c5b547f
warn: ignoring syscall sigprocmask(18446744073709547831, 1, ...)
-For more information see: http://www.m5sim.org/warn/5c5b547f
hack: be nice to actually delete the event here
diff --git a/tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/simout b/tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/simout
index 01eff331e..c5f9e3fdc 100755
--- a/tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/simout
+++ b/tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/simout
@@ -1,14 +1,10 @@
-M5 Simulator System
+gem5 Simulator System. http://gem5.org
+gem5 is copyrighted software; use the --copyright option for details.
-Copyright (c) 2001-2008
-The Regents of The University of Michigan
-All Rights Reserved
-
-
-M5 compiled Apr 19 2011 11:52:53
-M5 started Apr 19 2011 12:05:07
-M5 executing on maize
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/simple-atomic -re tests/run.py build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/simple-atomic
+gem5 compiled Jun 19 2011 06:59:13
+gem5 started Jun 20 2011 12:33:29
+gem5 executing on m60-009.pool
+command line: build/ALPHA_SE/gem5.fast -d build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/simple-atomic -re tests/run.py build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/simple-atomic
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
diff --git a/tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/stats.txt b/tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/stats.txt
index f1d866c8d..b6ea3474a 100644
--- a/tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/stats.txt
+++ b/tests/long/40.perlbmk/ref/alpha/tru64/simple-atomic/stats.txt
@@ -1,66 +1,66 @@
---------- Begin Simulation Statistics ----------
-host_inst_rate 5736498 # Simulator instruction rate (inst/s)
-host_mem_usage 202144 # Number of bytes of host memory used
-host_seconds 350.21 # Real time elapsed on the host
-host_tick_rate 2868866718 # Simulator tick rate (ticks/s)
-sim_freq 1000000000000 # Frequency of simulated ticks
-sim_insts 2008987605 # Number of instructions simulated
sim_seconds 1.004711 # Number of seconds simulated
sim_ticks 1004710587000 # Number of ticks simulated
-system.cpu.dtb.data_accesses 722298387 # DTB accesses
-system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_hits 721864922 # DTB hits
-system.cpu.dtb.data_misses 433465 # DTB misses
-system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.fetch_acv 0 # ITB acv
+sim_freq 1000000000000 # Frequency of simulated ticks
+host_inst_rate 3394241 # Simulator instruction rate (inst/s)
+host_tick_rate 1697486503 # Simulator tick rate (ticks/s)
+host_mem_usage 190248 # Number of bytes of host memory used
+host_seconds 591.88 # Real time elapsed on the host
+sim_insts 2008987605 # Number of instructions simulated
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
-system.cpu.dtb.read_accesses 511488910 # DTB read accesses
-system.cpu.dtb.read_acv 0 # DTB read access violations
+system.cpu.dtb.fetch_acv 0 # ITB acv
+system.cpu.dtb.fetch_accesses 0 # ITB accesses
system.cpu.dtb.read_hits 511070026 # DTB read hits
system.cpu.dtb.read_misses 418884 # DTB read misses
-system.cpu.dtb.write_accesses 210809477 # DTB write accesses
-system.cpu.dtb.write_acv 0 # DTB write access violations
+system.cpu.dtb.read_acv 0 # DTB read access violations
+system.cpu.dtb.read_accesses 511488910 # DTB read accesses
system.cpu.dtb.write_hits 210794896 # DTB write hits
system.cpu.dtb.write_misses 14581 # DTB write misses
-system.cpu.idle_fraction 0 # Percentage of idle cycles
-system.cpu.itb.data_accesses 0 # DTB accesses
-system.cpu.itb.data_acv 0 # DTB access violations
-system.cpu.itb.data_hits 0 # DTB hits
-system.cpu.itb.data_misses 0 # DTB misses
-system.cpu.itb.fetch_accesses 2009421175 # ITB accesses
-system.cpu.itb.fetch_acv 0 # ITB acv
+system.cpu.dtb.write_acv 0 # DTB write access violations
+system.cpu.dtb.write_accesses 210809477 # DTB write accesses
+system.cpu.dtb.data_hits 721864922 # DTB hits
+system.cpu.dtb.data_misses 433465 # DTB misses
+system.cpu.dtb.data_acv 0 # DTB access violations
+system.cpu.dtb.data_accesses 722298387 # DTB accesses
system.cpu.itb.fetch_hits 2009421070 # ITB hits
system.cpu.itb.fetch_misses 105 # ITB misses
-system.cpu.itb.read_accesses 0 # DTB read accesses
-system.cpu.itb.read_acv 0 # DTB read access violations
+system.cpu.itb.fetch_acv 0 # ITB acv
+system.cpu.itb.fetch_accesses 2009421175 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
-system.cpu.itb.write_accesses 0 # DTB write accesses
-system.cpu.itb.write_acv 0 # DTB write access violations
+system.cpu.itb.read_acv 0 # DTB read access violations
+system.cpu.itb.read_accesses 0 # DTB read accesses
system.cpu.itb.write_hits 0 # DTB write hits
system.cpu.itb.write_misses 0 # DTB write misses
-system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
+system.cpu.itb.write_acv 0 # DTB write access violations
+system.cpu.itb.write_accesses 0 # DTB write accesses
+system.cpu.itb.data_hits 0 # DTB hits
+system.cpu.itb.data_misses 0 # DTB misses
+system.cpu.itb.data_acv 0 # DTB access violations
+system.cpu.itb.data_accesses 0 # DTB accesses
+system.cpu.workload.num_syscalls 39 # Number of system calls
system.cpu.numCycles 2009421175 # number of cpu cycles simulated
-system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
-system.cpu.num_busy_cycles 2009421175 # Number of busy cycles
-system.cpu.num_conditional_control_insts 172959296 # number of instructions that are conditional controls
-system.cpu.num_fp_alu_accesses 71831671 # Number of float alu accesses
-system.cpu.num_fp_insts 71831671 # number of float instructions
-system.cpu.num_fp_register_reads 77066699 # number of times the floating registers were read
-system.cpu.num_fp_register_writes 52280770 # number of times the floating registers were written
-system.cpu.num_func_calls 79910682 # number of times a function call or return occured
-system.cpu.num_idle_cycles 0 # Number of idle cycles
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.num_insts 2008987605 # Number of instructions executed
system.cpu.num_int_alu_accesses 1779374816 # Number of integer alu accesses
+system.cpu.num_fp_alu_accesses 71831671 # Number of float alu accesses
+system.cpu.num_func_calls 79910682 # number of times a function call or return occured
+system.cpu.num_conditional_control_insts 172959296 # number of instructions that are conditional controls
system.cpu.num_int_insts 1779374816 # number of integer instructions
+system.cpu.num_fp_insts 71831671 # number of float instructions
system.cpu.num_int_register_reads 2314712013 # number of times the integer registers were read
system.cpu.num_int_register_writes 1332688300 # number of times the integer registers were written
-system.cpu.num_load_insts 511488910 # Number of load instructions
+system.cpu.num_fp_register_reads 77066699 # number of times the floating registers were read
+system.cpu.num_fp_register_writes 52280770 # number of times the floating registers were written
system.cpu.num_mem_refs 722298387 # number of memory refs
+system.cpu.num_load_insts 511488910 # Number of load instructions
system.cpu.num_store_insts 210809477 # Number of store instructions
-system.cpu.workload.num_syscalls 39 # Number of system calls
+system.cpu.num_idle_cycles 0 # Number of idle cycles
+system.cpu.num_busy_cycles 2009421175 # Number of busy cycles
+system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0 # Percentage of idle cycles
---------- End Simulation Statistics ----------
diff --git a/tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/simerr b/tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/simerr
index abaf1cb79..ca52b457d 100755
--- a/tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/simerr
+++ b/tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/simerr
@@ -1,13 +1,7 @@
warn: Sockets disabled, not accepting gdb connections
-For more information see: http://www.m5sim.org/warn/d946bea6
-warn: Prefetch instrutions is Alpha do not do anything
-For more information see: http://www.m5sim.org/warn/3e0eccba
-warn: Prefetch instrutions is Alpha do not do anything
-For more information see: http://www.m5sim.org/warn/3e0eccba
-warn: Prefetch instrutions is Alpha do not do anything
-For more information see: http://www.m5sim.org/warn/3e0eccba
+warn: Prefetch instructions in Alpha do not do anything
+warn: Prefetch instructions in Alpha do not do anything
+warn: Prefetch instructions in Alpha do not do anything
warn: ignoring syscall sigprocmask(0, 1, ...)
-For more information see: http://www.m5sim.org/warn/5c5b547f
warn: ignoring syscall sigprocmask(18446744073709547831, 1, ...)
-For more information see: http://www.m5sim.org/warn/5c5b547f
hack: be nice to actually delete the event here
diff --git a/tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/simout b/tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/simout
index fd9623671..8bb74946d 100755
--- a/tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/simout
+++ b/tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/simout
@@ -1,14 +1,10 @@
-M5 Simulator System
+gem5 Simulator System. http://gem5.org
+gem5 is copyrighted software; use the --copyright option for details.
-Copyright (c) 2001-2008
-The Regents of The University of Michigan
-All Rights Reserved
-
-
-M5 compiled Apr 19 2011 11:52:53
-M5 started Apr 19 2011 12:00:30
-M5 executing on maize
-command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/simple-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/simple-timing
+gem5 compiled Jun 19 2011 06:59:13
+gem5 started Jun 20 2011 13:15:24
+gem5 executing on m60-009.pool
+command line: build/ALPHA_SE/gem5.fast -d build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/simple-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/simple-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
diff --git a/tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/stats.txt b/tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/stats.txt
index 0966bdbb1..eed39f9d4 100644
--- a/tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/stats.txt
+++ b/tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/stats.txt
@@ -1,255 +1,255 @@
---------- Begin Simulation Statistics ----------
-host_inst_rate 2647820 # Simulator instruction rate (inst/s)
-host_mem_usage 209816 # Number of bytes of host memory used
-host_seconds 758.73 # Real time elapsed on the host
-host_tick_rate 3708113045 # Simulator tick rate (ticks/s)
-sim_freq 1000000000000 # Frequency of simulated ticks
-sim_insts 2008987605 # Number of instructions simulated
sim_seconds 2.813468 # Number of seconds simulated
sim_ticks 2813467842000 # Number of ticks simulated
-system.cpu.dcache.ReadReq_accesses 511070026 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_avg_miss_latency 54628.209454 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 51628.209454 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_hits 509611834 # number of ReadReq hits
-system.cpu.dcache.ReadReq_miss_latency 79658418000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_rate 0.002853 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_misses 1458192 # number of ReadReq misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 75283842000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.002853 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_misses 1458192 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_accesses 210794896 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_avg_miss_latency 53035.273516 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 50035.273516 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_hits 210722944 # number of WriteReq hits
-system.cpu.dcache.WriteReq_miss_latency 3815994000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_rate 0.000341 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_misses 71952 # number of WriteReq misses
-system.cpu.dcache.WriteReq_mshr_miss_latency 3600138000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_rate 0.000341 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_misses 71952 # number of WriteReq MSHR misses
-system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
-system.cpu.dcache.avg_refs 470.762737 # Average number of references to valid blocks.
-system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.demand_accesses 721864922 # number of demand (read+write) accesses
-system.cpu.dcache.demand_avg_miss_latency 54553.304787 # average overall miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 51553.304787 # average overall mshr miss latency
-system.cpu.dcache.demand_hits 720334778 # number of demand (read+write) hits
-system.cpu.dcache.demand_miss_latency 83474412000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_rate 0.002120 # miss rate for demand accesses
-system.cpu.dcache.demand_misses 1530144 # number of demand (read+write) misses
-system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_miss_latency 78883980000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_rate 0.002120 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_misses 1530144 # number of demand (read+write) MSHR misses
-system.cpu.dcache.fast_writes 0 # number of fast writes performed
-system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.occ_blocks::0 4095.204626 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.999806 # Average percentage of cache occupancy
-system.cpu.dcache.overall_accesses 721864922 # number of overall (read+write) accesses
-system.cpu.dcache.overall_avg_miss_latency 54553.304787 # average overall miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 51553.304787 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.dcache.overall_hits 720334778 # number of overall hits
-system.cpu.dcache.overall_miss_latency 83474412000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_rate 0.002120 # miss rate for overall accesses
-system.cpu.dcache.overall_misses 1530144 # number of overall misses
-system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_miss_latency 78883980000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_rate 0.002120 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_misses 1530144 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.replacements 1526048 # number of replacements
-system.cpu.dcache.sampled_refs 1530144 # Sample count of references to valid blocks.
-system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.dcache.tagsinuse 4095.204626 # Cycle average of tags in use
-system.cpu.dcache.total_refs 720334778 # Total number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 1049839000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.writebacks 107612 # number of writebacks
-system.cpu.dtb.data_accesses 722298387 # DTB accesses
-system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_hits 721864922 # DTB hits
-system.cpu.dtb.data_misses 433465 # DTB misses
-system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.fetch_acv 0 # ITB acv
+sim_freq 1000000000000 # Frequency of simulated ticks
+host_inst_rate 1436300 # Simulator instruction rate (inst/s)
+host_tick_rate 2011453251 # Simulator tick rate (ticks/s)
+host_mem_usage 198964 # Number of bytes of host memory used
+host_seconds 1398.72 # Real time elapsed on the host
+sim_insts 2008987605 # Number of instructions simulated
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
-system.cpu.dtb.read_accesses 511488910 # DTB read accesses
-system.cpu.dtb.read_acv 0 # DTB read access violations
+system.cpu.dtb.fetch_acv 0 # ITB acv
+system.cpu.dtb.fetch_accesses 0 # ITB accesses
system.cpu.dtb.read_hits 511070026 # DTB read hits
system.cpu.dtb.read_misses 418884 # DTB read misses
-system.cpu.dtb.write_accesses 210809477 # DTB write accesses
-system.cpu.dtb.write_acv 0 # DTB write access violations
+system.cpu.dtb.read_acv 0 # DTB read access violations
+system.cpu.dtb.read_accesses 511488910 # DTB read accesses
system.cpu.dtb.write_hits 210794896 # DTB write hits
system.cpu.dtb.write_misses 14581 # DTB write misses
-system.cpu.icache.ReadReq_accesses 2009421071 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_avg_miss_latency 23421.857305 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 20421.857305 # average ReadReq mshr miss latency
+system.cpu.dtb.write_acv 0 # DTB write access violations
+system.cpu.dtb.write_accesses 210809477 # DTB write accesses
+system.cpu.dtb.data_hits 721864922 # DTB hits
+system.cpu.dtb.data_misses 433465 # DTB misses
+system.cpu.dtb.data_acv 0 # DTB access violations
+system.cpu.dtb.data_accesses 722298387 # DTB accesses
+system.cpu.itb.fetch_hits 2009421071 # ITB hits
+system.cpu.itb.fetch_misses 105 # ITB misses
+system.cpu.itb.fetch_acv 0 # ITB acv
+system.cpu.itb.fetch_accesses 2009421176 # ITB accesses
+system.cpu.itb.read_hits 0 # DTB read hits
+system.cpu.itb.read_misses 0 # DTB read misses
+system.cpu.itb.read_acv 0 # DTB read access violations
+system.cpu.itb.read_accesses 0 # DTB read accesses
+system.cpu.itb.write_hits 0 # DTB write hits
+system.cpu.itb.write_misses 0 # DTB write misses
+system.cpu.itb.write_acv 0 # DTB write access violations
+system.cpu.itb.write_accesses 0 # DTB write accesses
+system.cpu.itb.data_hits 0 # DTB hits
+system.cpu.itb.data_misses 0 # DTB misses
+system.cpu.itb.data_acv 0 # DTB access violations
+system.cpu.itb.data_accesses 0 # DTB accesses
+system.cpu.workload.num_syscalls 39 # Number of system calls
+system.cpu.numCycles 5626935684 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.num_insts 2008987605 # Number of instructions executed
+system.cpu.num_int_alu_accesses 1779374816 # Number of integer alu accesses
+system.cpu.num_fp_alu_accesses 71831671 # Number of float alu accesses
+system.cpu.num_func_calls 79910682 # number of times a function call or return occured
+system.cpu.num_conditional_control_insts 172959296 # number of instructions that are conditional controls
+system.cpu.num_int_insts 1779374816 # number of integer instructions
+system.cpu.num_fp_insts 71831671 # number of float instructions
+system.cpu.num_int_register_reads 2314712013 # number of times the integer registers were read
+system.cpu.num_int_register_writes 1332688300 # number of times the integer registers were written
+system.cpu.num_fp_register_reads 77066699 # number of times the floating registers were read
+system.cpu.num_fp_register_writes 52280770 # number of times the floating registers were written
+system.cpu.num_mem_refs 722298387 # number of memory refs
+system.cpu.num_load_insts 511488910 # Number of load instructions
+system.cpu.num_store_insts 210809477 # Number of store instructions
+system.cpu.num_idle_cycles 0 # Number of idle cycles
+system.cpu.num_busy_cycles 5626935684 # Number of busy cycles
+system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0 # Percentage of idle cycles
+system.cpu.icache.replacements 9046 # number of replacements
+system.cpu.icache.tagsinuse 1478.423269 # Cycle average of tags in use
+system.cpu.icache.total_refs 2009410475 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 10596 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 189638.587675 # Average number of references to valid blocks.
+system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.icache.occ_blocks::0 1478.423269 # Average occupied blocks per context
+system.cpu.icache.occ_percent::0 0.721886 # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits 2009410475 # number of ReadReq hits
+system.cpu.icache.demand_hits 2009410475 # number of demand (read+write) hits
+system.cpu.icache.overall_hits 2009410475 # number of overall hits
+system.cpu.icache.ReadReq_misses 10596 # number of ReadReq misses
+system.cpu.icache.demand_misses 10596 # number of demand (read+write) misses
+system.cpu.icache.overall_misses 10596 # number of overall misses
system.cpu.icache.ReadReq_miss_latency 248178000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency 248178000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency 248178000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses 2009421071 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses 2009421071 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses 2009421071 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate 0.000005 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_misses 10596 # number of ReadReq misses
-system.cpu.icache.ReadReq_mshr_miss_latency 216390000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.000005 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_misses 10596 # number of ReadReq MSHR misses
-system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
-system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
-system.cpu.icache.avg_refs 189638.587675 # Average number of references to valid blocks.
-system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.demand_miss_rate 0.000005 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate 0.000005 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency 23421.857305 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency 23421.857305 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency 23421.857305 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
+system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.demand_accesses 2009421071 # number of demand (read+write) accesses
-system.cpu.icache.demand_avg_miss_latency 23421.857305 # average overall miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 20421.857305 # average overall mshr miss latency
-system.cpu.icache.demand_hits 2009410475 # number of demand (read+write) hits
-system.cpu.icache.demand_miss_latency 248178000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_rate 0.000005 # miss rate for demand accesses
-system.cpu.icache.demand_misses 10596 # number of demand (read+write) misses
+system.cpu.icache.writebacks 0 # number of writebacks
system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses 10596 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses 10596 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses 10596 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
+system.cpu.icache.ReadReq_mshr_miss_latency 216390000 # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency 216390000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency 216390000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
+system.cpu.icache.ReadReq_mshr_miss_rate 0.000005 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate 0.000005 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_misses 10596 # number of demand (read+write) MSHR misses
-system.cpu.icache.fast_writes 0 # number of fast writes performed
-system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.occ_blocks::0 1478.423269 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.721886 # Average percentage of cache occupancy
-system.cpu.icache.overall_accesses 2009421071 # number of overall (read+write) accesses
-system.cpu.icache.overall_avg_miss_latency 23421.857305 # average overall miss latency
+system.cpu.icache.overall_mshr_miss_rate 0.000005 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 20421.857305 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 20421.857305 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 20421.857305 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.icache.overall_hits 2009410475 # number of overall hits
-system.cpu.icache.overall_miss_latency 248178000 # number of overall miss cycles
-system.cpu.icache.overall_miss_rate 0.000005 # miss rate for overall accesses
-system.cpu.icache.overall_misses 10596 # number of overall misses
-system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_miss_latency 216390000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_rate 0.000005 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_misses 10596 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.replacements 9046 # number of replacements
-system.cpu.icache.sampled_refs 10596 # Sample count of references to valid blocks.
+system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.icache.tagsinuse 1478.423269 # Cycle average of tags in use
-system.cpu.icache.total_refs 2009410475 # Total number of references to valid blocks.
-system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.idle_fraction 0 # Percentage of idle cycles
-system.cpu.itb.data_accesses 0 # DTB accesses
-system.cpu.itb.data_acv 0 # DTB access violations
-system.cpu.itb.data_hits 0 # DTB hits
-system.cpu.itb.data_misses 0 # DTB misses
-system.cpu.itb.fetch_accesses 2009421176 # ITB accesses
-system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_hits 2009421071 # ITB hits
-system.cpu.itb.fetch_misses 105 # ITB misses
-system.cpu.itb.read_accesses 0 # DTB read accesses
-system.cpu.itb.read_acv 0 # DTB read access violations
-system.cpu.itb.read_hits 0 # DTB read hits
-system.cpu.itb.read_misses 0 # DTB read misses
-system.cpu.itb.write_accesses 0 # DTB write accesses
-system.cpu.itb.write_acv 0 # DTB write access violations
-system.cpu.itb.write_hits 0 # DTB write hits
-system.cpu.itb.write_misses 0 # DTB write misses
-system.cpu.l2cache.ReadExReq_accesses 71952 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_avg_miss_latency 52000 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40000 # average ReadExReq mshr miss latency
+system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.dcache.replacements 1526048 # number of replacements
+system.cpu.dcache.tagsinuse 4095.204626 # Cycle average of tags in use
+system.cpu.dcache.total_refs 720334778 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 1530144 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 470.762737 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 1049839000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::0 4095.204626 # Average occupied blocks per context
+system.cpu.dcache.occ_percent::0 0.999806 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits 509611834 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits 210722944 # number of WriteReq hits
+system.cpu.dcache.demand_hits 720334778 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits 720334778 # number of overall hits
+system.cpu.dcache.ReadReq_misses 1458192 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses 71952 # number of WriteReq misses
+system.cpu.dcache.demand_misses 1530144 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses 1530144 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency 79658418000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency 3815994000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency 83474412000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency 83474412000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses 511070026 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses 210794896 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses 721864922 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses 721864922 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate 0.002853 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate 0.000341 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate 0.002120 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate 0.002120 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency 54628.209454 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency 53035.273516 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency 54553.304787 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency 54553.304787 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
+system.cpu.dcache.fast_writes 0 # number of fast writes performed
+system.cpu.dcache.cache_copies 0 # number of cache copies performed
+system.cpu.dcache.writebacks 107612 # number of writebacks
+system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses 1458192 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses 71952 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses 1530144 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses 1530144 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
+system.cpu.dcache.ReadReq_mshr_miss_latency 75283842000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency 3600138000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 78883980000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 78883980000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate 0.002853 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate 0.000341 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate 0.002120 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate 0.002120 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 51628.209454 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency 50035.273516 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 51553.304787 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 51553.304787 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
+system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
+system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.l2cache.replacements 1479797 # number of replacements
+system.cpu.l2cache.tagsinuse 31929.841726 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 63431 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 1512480 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 0.041938 # Average number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.occ_blocks::0 28848.012979 # Average occupied blocks per context
+system.cpu.l2cache.occ_blocks::1 3081.828747 # Average occupied blocks per context
+system.cpu.l2cache.occ_percent::0 0.880371 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::1 0.094050 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits 55846 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits 107612 # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits 5079 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_miss_latency 3477396000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_rate 0.929411 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_hits 60925 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits 60925 # number of overall hits
+system.cpu.l2cache.ReadReq_misses 1412942 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses 66873 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 2674920000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.929411 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_misses 66873 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadReq_accesses 1468788 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_avg_miss_latency 52000 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40000 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_hits 55846 # number of ReadReq hits
+system.cpu.l2cache.demand_misses 1479815 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses 1479815 # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency 73472984000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_rate 0.961978 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_misses 1412942 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 56517680000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.961978 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_misses 1412942 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_miss_latency 3477396000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency 76950380000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency 76950380000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses 1468788 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses 107612 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_hits 107612 # number of Writeback hits
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
-system.cpu.l2cache.avg_refs 0.041938 # Average number of references to valid blocks.
-system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.ReadExReq_accesses 71952 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses 1540740 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses 1540740 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate 0.961978 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate 0.929411 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate 0.960457 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate 0.960457 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency 52000 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency 52000 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency 52000 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency 52000 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
+system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.demand_accesses 1540740 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_avg_miss_latency 52000 # average overall miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 40000 # average overall mshr miss latency
-system.cpu.l2cache.demand_hits 60925 # number of demand (read+write) hits
-system.cpu.l2cache.demand_miss_latency 76950380000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_rate 0.960457 # miss rate for demand accesses
-system.cpu.l2cache.demand_misses 1479815 # number of demand (read+write) misses
+system.cpu.l2cache.writebacks 66898 # number of writebacks
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses 1412942 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses 66873 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses 1479815 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses 1479815 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency 56517680000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency 2674920000 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency 59192600000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency 59192600000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate 0.961978 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.929411 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate 0.960457 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_misses 1479815 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.fast_writes 0 # number of fast writes performed
-system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.occ_blocks::0 28848.012979 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 3081.828747 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.880371 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.094050 # Average percentage of cache occupancy
-system.cpu.l2cache.overall_accesses 1540740 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_avg_miss_latency 52000 # average overall miss latency
+system.cpu.l2cache.overall_mshr_miss_rate 0.960457 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40000 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40000 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency 40000 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 40000 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.l2cache.overall_hits 60925 # number of overall hits
-system.cpu.l2cache.overall_miss_latency 76950380000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_rate 0.960457 # miss rate for overall accesses
-system.cpu.l2cache.overall_misses 1479815 # number of overall misses
-system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_miss_latency 59192600000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_rate 0.960457 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_misses 1479815 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.replacements 1479797 # number of replacements
-system.cpu.l2cache.sampled_refs 1512480 # Sample count of references to valid blocks.
+system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.l2cache.tagsinuse 31929.841726 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 63431 # Total number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.writebacks 66898 # number of writebacks
-system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
-system.cpu.numCycles 5626935684 # number of cpu cycles simulated
-system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
-system.cpu.num_busy_cycles 5626935684 # Number of busy cycles
-system.cpu.num_conditional_control_insts 172959296 # number of instructions that are conditional controls
-system.cpu.num_fp_alu_accesses 71831671 # Number of float alu accesses
-system.cpu.num_fp_insts 71831671 # number of float instructions
-system.cpu.num_fp_register_reads 77066699 # number of times the floating registers were read
-system.cpu.num_fp_register_writes 52280770 # number of times the floating registers were written
-system.cpu.num_func_calls 79910682 # number of times a function call or return occured
-system.cpu.num_idle_cycles 0 # Number of idle cycles
-system.cpu.num_insts 2008987605 # Number of instructions executed
-system.cpu.num_int_alu_accesses 1779374816 # Number of integer alu accesses
-system.cpu.num_int_insts 1779374816 # number of integer instructions
-system.cpu.num_int_register_reads 2314712013 # number of times the integer registers were read
-system.cpu.num_int_register_writes 1332688300 # number of times the integer registers were written
-system.cpu.num_load_insts 511488910 # Number of load instructions
-system.cpu.num_mem_refs 722298387 # number of memory refs
-system.cpu.num_store_insts 210809477 # Number of store instructions
-system.cpu.workload.num_syscalls 39 # Number of system calls
+system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------