summaryrefslogtreecommitdiff
path: root/tests/long/50.vortex/ref/alpha/tru64
diff options
context:
space:
mode:
authorKorey Sewell <ksewell@umich.edu>2010-03-27 02:21:22 -0400
committerKorey Sewell <ksewell@umich.edu>2010-03-27 02:21:22 -0400
commit941399728fa387bd472041c01b6913e5b3e64909 (patch)
tree5369e4e3180773b7bb09e3a05d014307bc1d11ce /tests/long/50.vortex/ref/alpha/tru64
parentac316d45e8818679efae8559eace010ae0487a99 (diff)
downloadgem5-941399728fa387bd472041c01b6913e5b3e64909.tar.xz
inorder: update twolf/vortex regressions
Diffstat (limited to 'tests/long/50.vortex/ref/alpha/tru64')
-rwxr-xr-xtests/long/50.vortex/ref/alpha/tru64/inorder-timing/simout6
-rw-r--r--tests/long/50.vortex/ref/alpha/tru64/inorder-timing/stats.txt8
2 files changed, 7 insertions, 7 deletions
diff --git a/tests/long/50.vortex/ref/alpha/tru64/inorder-timing/simout b/tests/long/50.vortex/ref/alpha/tru64/inorder-timing/simout
index 907bd33ba..7bea51ce7 100755
--- a/tests/long/50.vortex/ref/alpha/tru64/inorder-timing/simout
+++ b/tests/long/50.vortex/ref/alpha/tru64/inorder-timing/simout
@@ -5,9 +5,9 @@ The Regents of The University of Michigan
All Rights Reserved
-M5 compiled Mar 22 2010 20:37:53
-M5 revision 8f0f6a2f2f48 7039 default qtip tip inorder_twolf qbase
-M5 started Mar 22 2010 20:37:54
+M5 compiled Mar 27 2010 01:50:13
+M5 revision e00bda288de7 7046 default qtip tip update_regrs
+M5 started Mar 27 2010 01:50:14
M5 executing on zooks
command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/inorder-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/inorder-timing
Global frequency set at 1000000000000 ticks per second
diff --git a/tests/long/50.vortex/ref/alpha/tru64/inorder-timing/stats.txt b/tests/long/50.vortex/ref/alpha/tru64/inorder-timing/stats.txt
index feaee0583..32d8e3e3c 100644
--- a/tests/long/50.vortex/ref/alpha/tru64/inorder-timing/stats.txt
+++ b/tests/long/50.vortex/ref/alpha/tru64/inorder-timing/stats.txt
@@ -1,9 +1,9 @@
---------- Begin Simulation Statistics ----------
-host_inst_rate 52039 # Simulator instruction rate (inst/s)
+host_inst_rate 49066 # Simulator instruction rate (inst/s)
host_mem_usage 166880 # Number of bytes of host memory used
-host_seconds 1697.59 # Real time elapsed on the host
-host_tick_rate 62436709 # Simulator tick rate (ticks/s)
+host_seconds 1800.43 # Real time elapsed on the host
+host_tick_rate 58870361 # Simulator tick rate (ticks/s)
sim_freq 1000000000000 # Frequency of simulated ticks
sim_insts 88340673 # Number of instructions simulated
sim_seconds 0.105992 # Number of seconds simulated
@@ -30,7 +30,7 @@ system.cpu.Graduation-Unit.instReqsProcessed 88340673
system.cpu.Mult-Div-Unit.divInstReqsProcessed 0 # Number of Divide Requests Processed.
system.cpu.Mult-Div-Unit.instReqsProcessed 82202 # Number of Instructions Requests that completed in this resource.
system.cpu.Mult-Div-Unit.multInstReqsProcessed 41101 # Number of Multiply Requests Processed.
-system.cpu.RegFile-Manager.instReqsProcessed 165784566 # Number of Instructions Requests that completed in this resource.
+system.cpu.RegFile-Manager.instReqsProcessed 165553324 # Number of Instructions Requests that completed in this resource.
system.cpu.activity 85.622201 # Percentage of cycles cpu is active
system.cpu.committedInsts 88340673 # Number of Instructions Simulated (Per-Thread)
system.cpu.committedInsts_total 88340673 # Number of Instructions Simulated (Total)